From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from g9t5008.houston.hpe.com (g9t5008.houston.hpe.com [15.241.48.72]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ml01.01.org (Postfix) with ESMTPS id 25F211A1F43 for ; Wed, 7 Sep 2016 21:30:17 -0700 (PDT) Received: from arm-build-server.us.rdlabs.hpecorp.net (arm-build-server.us.rdlabs.hpecorp.net [16.84.24.54]) by g9t5008.houston.hpe.com (Postfix) with ESMTP id 7A03E56 for ; Thu, 8 Sep 2016 04:30:16 +0000 (UTC) From: Joseph Shifflett To: edk2-devel@lists.01.org Date: Wed, 7 Sep 2016 23:30:12 -0500 Message-Id: <1473309015-26017-3-git-send-email-joseph.shifflett@hpe.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1473309015-26017-1-git-send-email-joseph.shifflett@hpe.com> References: <1473309015-26017-1-git-send-email-joseph.shifflett@hpe.com> Subject: [PATCH v1 2/5] UefiCpuPkg/SmmCpuFeaturesLib: Abstact processor features X-BeenThere: edk2-devel@lists.01.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: EDK II Development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-List-Received-Date: Thu, 08 Sep 2016 04:30:17 -0000 Create new functions to abstract how XD/NX is detected, enabled, and disabled. Also, create a new function to determine if Branch Trace Storage is supported. Existing code is specific to Intel processors. Contributed-under: TianoCore Contribution Agreement 1.0 Signed-off-by: Joseph Shifflett --- UefiCpuPkg/Library/SmmCpuFeaturesLib/SmmCpuFeaturesLib.c | 78 ++++++++++++++++++++ 1 file changed, 78 insertions(+) diff --git a/UefiCpuPkg/Library/SmmCpuFeaturesLib/SmmCpuFeaturesLib.c b/UefiCpuPkg/Library/SmmCpuFeaturesLib/SmmCpuFeaturesLib.c index 1754f2df5f57..f7d1223ddf55 100644 --- a/UefiCpuPkg/Library/SmmCpuFeaturesLib/SmmCpuFeaturesLib.c +++ b/UefiCpuPkg/Library/SmmCpuFeaturesLib/SmmCpuFeaturesLib.c @@ -2,6 +2,7 @@ The CPU specific programming for PiSmmCpuDxeSmm module. Copyright (c) 2010 - 2016, Intel Corporation. All rights reserved.
+(C) Copyright 2016 Hewlett Packard Enterprise Development LP
This program and the accompanying materials are licensed and made available under the terms and conditions of the BSD License which accompanies this distribution. The full text of the license may be found at @@ -20,6 +21,7 @@ WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED. #include #include #include +#include #include // @@ -673,3 +675,79 @@ SmmCpuFeaturesAllocatePageTableMemory ( return NULL; } +/** + This API provides a method to determine if XD/NX support has been forced off in + the non-SMM execution environment. It will enable XD/NX support while in SMM + + @retval TRUE XD/NX was disabled when runningn in the non-SMM execution environment + @retval FALSE XD/NX was enabled when runningn in the non-SMM execution environment + +**/ +BOOLEAN +EFIAPI +SmmCpuFeaturesCheckAndEnableXdSupport ( + VOID + ) +{ + BOOLEAN XdDisableFlag; + MSR_IA32_MISC_ENABLE_REGISTER MiscEnableMsr; + + XdDisableFlag = FALSE; + + MiscEnableMsr.Uint64 = AsmReadMsr64 (MSR_IA32_MISC_ENABLE); + if (MiscEnableMsr.Bits.XD == 1) { + XdDisableFlag = TRUE; + MiscEnableMsr.Bits.XD = 0; + AsmWriteMsr64 (MSR_IA32_MISC_ENABLE, MiscEnableMsr.Uint64); + } + return XdDisableFlag; +} + +/** + This API provides a method to disable XD/NX support before exiting SMM +**/ +VOID +EFIAPI +SmmCpuFeaturesDisableXdSupport ( + VOID + ) +{ + MSR_IA32_MISC_ENABLE_REGISTER MiscEnableMsr; + + MiscEnableMsr.Uint64 = AsmReadMsr64 (MSR_IA32_MISC_ENABLE); + MiscEnableMsr.Bits.XD = 1; + AsmWriteMsr64 (MSR_IA32_MISC_ENABLE, MiscEnableMsr.Uint64); +} + +/** + This API determines if Branch Trace Storage Support is currently available + + @retval TRUE BTS is available + @retval FALSE BTS is disabled + +**/ +BOOLEAN +EFIAPI +SmmCpuFeaturesConfirmBranchTraceStorageSupport ( + VOID + ) +{ + MSR_IA32_MISC_ENABLE_REGISTER MiscEnableMsr; + + // + // Per IA32 manuals: + // When CPUID.1:EDX[21] is set, the following BTS facilities are available: + // 1. The BTS_UNAVAILABLE flag in the IA32_MISC_ENABLE MSR indicates the + // availability of the BTS facilities, including the ability to set the BTS and + // BTINT bits in the MSR_DEBUGCTLA MSR. + // 2. The IA32_DS_AREA MSR can be programmed to point to the DS save area. + // + MiscEnableMsr.Uint64 = AsmReadMsr64 (MSR_IA32_MISC_ENABLE); + if (MiscEnableMsr.Bits.BTS == 1) { + // + // BTS facilities is not supported if MSR_IA32_MISC_ENABLE.BTS bit is set. + // + return FALSE; + } + return TRUE; +} -- 2.7.4