public inbox for devel@edk2.groups.io
 help / color / mirror / Atom feed
* [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type
@ 2021-03-15 13:48 Jason Lou
  2021-03-16  3:39 ` Ni, Ray
  2021-03-16 14:01 ` Dong, Eric
  0 siblings, 2 replies; 3+ messages in thread
From: Jason Lou @ 2021-03-15 13:48 UTC (permalink / raw)
  To: devel; +Cc: Jason, Ray Ni, Eric Dong, Laszlo Ersek, Rahul Kumar

REF: https://bugzilla.tianocore.org/show_bug.cgi?id=3265

Support collecting cache associative type in CpuCacheInfoLib.
This prevents the user from using additional code to obtain the
same information.

Signed-off-by: Jason Lou <yun.lou@intel.com>
Cc: Ray Ni <ray.ni@intel.com>
Cc: Eric Dong <eric.dong@intel.com>
Cc: Laszlo Ersek <lersek@redhat.com>
Cc: Rahul Kumar <rahul1.kumar@intel.com>
---
 UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c         | 49 +++++++++++---------
 UefiCpuPkg/Include/Library/CpuCacheInfoLib.h                 | 15 +++++-
 UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h | 15 +++++-
 3 files changed, 53 insertions(+), 26 deletions(-)

diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
index d46fb0425851..126ee0da86fc 100644
--- a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
+++ b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
@@ -1,7 +1,7 @@
 /** @file
   Provides cache info for each package, core type, cache level and cache type.
 
-  Copyright (c) 2020 Intel Corporation. All rights reserved.<BR>
+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
   SPDX-License-Identifier: BSD-2-Clause-Patent
 
 **/
@@ -23,18 +23,18 @@ CpuCacheInfoPrintCpuCacheInfoTable (
 {
   UINTN                     Index;
 
-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));
-  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType  CacheWays  CacheSizeinKB  CacheCount |\n"));
-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));
+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));
+  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType  CacheWays (FA|DM) CacheSizeinKB  CacheCount |\n"));
+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));
 
   for (Index = 0; Index < CpuCacheInfoCount; Index++) {
-    DEBUG ((DEBUG_INFO, "| %4x  | %4x       %2x        %2x          %2x       %4x      %8x         %4x     |\n", Index,
-        CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType, CpuCacheInfo[Index].CacheLevel,
-        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays, CpuCacheInfo[Index].CacheSizeinKB,
-        CpuCacheInfo[Index].CacheCount));
+    DEBUG ((DEBUG_INFO, "| %4x  | %4x       %2x        %2x          %2x       %4x     ( %x| %x) %8x         %4x     |\n",
+        Index, CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType, CpuCacheInfo[Index].CacheLevel,
+        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays, CpuCacheInfo[Index].FullyAssociativeCache,
+        CpuCacheInfo[Index].DirectMappedCache, CpuCacheInfo[Index].CacheSizeinKB, CpuCacheInfo[Index].CacheCount));
   }
 
-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));
+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));
 }
 
 /**
@@ -160,6 +160,7 @@ CpuCacheInfoCollectCoreAndCacheData (
   CPUID_CACHE_PARAMS_EAX    CacheParamEax;
   CPUID_CACHE_PARAMS_EBX    CacheParamEbx;
   UINT32                    CacheParamEcx;
+  CPUID_CACHE_PARAMS_EDX    CacheParamEdx;
   CPUID_NATIVE_MODEL_ID_AND_CORE_TYPE_EAX   NativeModelIdAndCoreTypeEax;
   COLLECT_CPUID_CACHE_DATA_CONTEXT  *Context;
   CPUID_CACHE_DATA          *CacheData;
@@ -185,17 +186,19 @@ CpuCacheInfoCollectCoreAndCacheData (
   CacheParamLeafIndex = 0;
 
   while (CacheParamLeafIndex < MAX_NUM_OF_CACHE_PARAMS_LEAF) {
-    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex, &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx, NULL);
+    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex, &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx, &CacheParamEdx.Uint32);
 
     if (CacheParamEax.Bits.CacheType == 0) {
       break;
     }
 
-    CacheData[CacheParamLeafIndex].CacheLevel     = (UINT8)CacheParamEax.Bits.CacheLevel;
-    CacheData[CacheParamLeafIndex].CacheType      = (UINT8)CacheParamEax.Bits.CacheType;
-    CacheData[CacheParamLeafIndex].CacheWays      = (UINT16)CacheParamEbx.Bits.Ways;
-    CacheData[CacheParamLeafIndex].CacheShareBits = (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;
-    CacheData[CacheParamLeafIndex].CacheSizeinKB  = (CacheParamEbx.Bits.Ways + 1) *
+    CacheData[CacheParamLeafIndex].CacheLevel            = (UINT8)CacheParamEax.Bits.CacheLevel;
+    CacheData[CacheParamLeafIndex].CacheType             = (UINT8)CacheParamEax.Bits.CacheType;
+    CacheData[CacheParamLeafIndex].CacheWays             = (UINT16)CacheParamEbx.Bits.Ways;
+    CacheData[CacheParamLeafIndex].FullyAssociativeCache = (UINT8)CacheParamEax.Bits.FullyAssociativeCache;
+    CacheData[CacheParamLeafIndex].DirectMappedCache     = (UINT8)CacheParamEdx.Bits.ComplexCacheIndexing;
+    CacheData[CacheParamLeafIndex].CacheShareBits        = (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;
+    CacheData[CacheParamLeafIndex].CacheSizeinKB         = (CacheParamEbx.Bits.Ways + 1) *
         (CacheParamEbx.Bits.LinePartitions + 1) * (CacheParamEbx.Bits.LineSize + 1) * (CacheParamEcx + 1) / SIZE_1KB;
 
     CacheParamLeafIndex++;
@@ -305,13 +308,15 @@ CpuCacheInfoCollectCpuCacheInfoData (
     if (CacheInfoIndex == LocalCacheInfoCount) {
       ASSERT (LocalCacheInfoCount < MaxCacheInfoCount);
 
-      LocalCacheInfo[LocalCacheInfoCount].Package       = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;
-      LocalCacheInfo[LocalCacheInfoCount].CoreType      = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;
-      LocalCacheInfo[LocalCacheInfoCount].CacheLevel    = CacheData[Index].CacheLevel;
-      LocalCacheInfo[LocalCacheInfoCount].CacheType     = CacheData[Index].CacheType;
-      LocalCacheInfo[LocalCacheInfoCount].CacheWays     = CacheData[Index].CacheWays;
-      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB = CacheData[Index].CacheSizeinKB;
-      LocalCacheInfo[LocalCacheInfoCount].CacheCount    = 1;
+      LocalCacheInfo[LocalCacheInfoCount].Package               = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;
+      LocalCacheInfo[LocalCacheInfoCount].CoreType              = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;
+      LocalCacheInfo[LocalCacheInfoCount].CacheLevel            = CacheData[Index].CacheLevel;
+      LocalCacheInfo[LocalCacheInfoCount].CacheType             = CacheData[Index].CacheType;
+      LocalCacheInfo[LocalCacheInfoCount].CacheWays             = CacheData[Index].CacheWays;
+      LocalCacheInfo[LocalCacheInfoCount].FullyAssociativeCache = CacheData[Index].FullyAssociativeCache;
+      LocalCacheInfo[LocalCacheInfoCount].DirectMappedCache     = CacheData[Index].DirectMappedCache;
+      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB         = CacheData[Index].CacheSizeinKB;
+      LocalCacheInfo[LocalCacheInfoCount].CacheCount            = 1;
 
       LocalCacheInfoCount++;
     }
diff --git a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
index a7f29b188775..a66152bce009 100644
--- a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
+++ b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
@@ -1,7 +1,7 @@
 /** @file
   Header file for CPU Cache info Library.
 
-  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
   SPDX-License-Identifier: BSD-2-Clause-Patent
 
 **/
@@ -33,7 +33,18 @@ typedef struct {
   // Ways of associativity.
   // Value = CPUID.04h:EBX[31:22]
   //
-  UINT16        CacheWays;
+  UINT16        CacheWays : 10;
+  //
+  // Fully associative cache.
+  // Value = CPUID.04h:EAX[09]
+  //
+  UINT16        FullyAssociativeCache : 1;
+  //
+  // Direct mapped cache.
+  // Value = CPUID.04h:EDX[02]
+  //
+  UINT16        DirectMappedCache : 1;
+  UINT16        Reserved : 4;
   //
   // Size of single cache that this package's this type of logical processor corresponds to.
   // Value = (CPUID.04h:EBX[31:22] + 1) * (CPUID.04h:EBX[21:12] + 1) *
diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
index de56db9c0cbe..b6e6ae5bc50a 100644
--- a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
+++ b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
@@ -1,7 +1,7 @@
 /** @file
   Internal header file for CPU Cache info Library.
 
-  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
   SPDX-License-Identifier: BSD-2-Clause-Patent
 
 **/
@@ -52,7 +52,18 @@ typedef struct {
   // Ways of associativity.
   // Value = CPUID.04h:EBX[31:22]
   //
-  UINT16                    CacheWays;
+  UINT16                    CacheWays : 10;
+  //
+  // Fully associative cache.
+  // Value = CPUID.04h:EAX[09]
+  //
+  UINT16                    FullyAssociativeCache : 1;
+  //
+  // Direct mapped cache.
+  // Value = CPUID.04h:EDX[02]
+  //
+  UINT16                    DirectMappedCache : 1;
+  UINT16                    Reserved : 4;
   //
   // Cache share bits.
   // Value = CPUID.04h:EAX[25:14]
-- 
2.28.0.windows.1


^ permalink raw reply related	[flat|nested] 3+ messages in thread

* Re: [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type
  2021-03-15 13:48 [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type Jason Lou
@ 2021-03-16  3:39 ` Ni, Ray
  2021-03-16 14:01 ` Dong, Eric
  1 sibling, 0 replies; 3+ messages in thread
From: Ni, Ray @ 2021-03-16  3:39 UTC (permalink / raw)
  To: Lou, Yun, devel@edk2.groups.io; +Cc: Dong, Eric, Laszlo Ersek, Kumar, Rahul1

Reviewed-by: Ray Ni <ray.ni@intel.com>

> -----Original Message-----
> From: Lou, Yun <yun.lou@intel.com>
> Sent: Monday, March 15, 2021 9:49 PM
> To: devel@edk2.groups.io
> Cc: Lou, Yun <yun.lou@intel.com>; Ni, Ray <ray.ni@intel.com>; Dong, Eric
> <eric.dong@intel.com>; Laszlo Ersek <lersek@redhat.com>; Kumar, Rahul1
> <rahul1.kumar@intel.com>
> Subject: [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative
> type
> 
> REF: https://bugzilla.tianocore.org/show_bug.cgi?id=3265
> 
> Support collecting cache associative type in CpuCacheInfoLib.
> This prevents the user from using additional code to obtain the
> same information.
> 
> Signed-off-by: Jason Lou <yun.lou@intel.com>
> Cc: Ray Ni <ray.ni@intel.com>
> Cc: Eric Dong <eric.dong@intel.com>
> Cc: Laszlo Ersek <lersek@redhat.com>
> Cc: Rahul Kumar <rahul1.kumar@intel.com>
> ---
>  UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c         | 49
> +++++++++++---------
>  UefiCpuPkg/Include/Library/CpuCacheInfoLib.h                 | 15 +++++-
>  UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h | 15 +++++-
>  3 files changed, 53 insertions(+), 26 deletions(-)
> 
> diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
> b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
> index d46fb0425851..126ee0da86fc 100644
> --- a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
> +++ b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
> @@ -1,7 +1,7 @@
>  /** @file
> 
>    Provides cache info for each package, core type, cache level and cache type.
> 
> 
> 
> -  Copyright (c) 2020 Intel Corporation. All rights reserved.<BR>
> 
> +  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
> 
>    SPDX-License-Identifier: BSD-2-Clause-Patent
> 
> 
> 
>  **/
> 
> @@ -23,18 +23,18 @@ CpuCacheInfoPrintCpuCacheInfoTable (
>  {
> 
>    UINTN                     Index;
> 
> 
> 
> -  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------
> ------------------------+\n"));
> 
> -  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType
> CacheWays  CacheSizeinKB  CacheCount |\n"));
> 
> -  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------
> ------------------------+\n"));
> 
> +  DEBUG ((DEBUG_INFO, "+-------+------------------------------------------------------
> --------------------------------+\n"));
> 
> +  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType
> CacheWays (FA|DM) CacheSizeinKB  CacheCount |\n"));
> 
> +  DEBUG ((DEBUG_INFO, "+-------+------------------------------------------------------
> --------------------------------+\n"));
> 
> 
> 
>    for (Index = 0; Index < CpuCacheInfoCount; Index++) {
> 
> -    DEBUG ((DEBUG_INFO, "| %4x
> | %4x       %2x        %2x          %2x       %4x      %8x         %4x     |\n", Index,
> 
> -        CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType,
> CpuCacheInfo[Index].CacheLevel,
> 
> -        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays,
> CpuCacheInfo[Index].CacheSizeinKB,
> 
> -        CpuCacheInfo[Index].CacheCount));
> 
> +    DEBUG ((DEBUG_INFO, "| %4x  | %4x       %2x        %2x          %2x       %4x
> ( %x| %x) %8x         %4x     |\n",
> 
> +        Index, CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType,
> CpuCacheInfo[Index].CacheLevel,
> 
> +        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays,
> CpuCacheInfo[Index].FullyAssociativeCache,
> 
> +        CpuCacheInfo[Index].DirectMappedCache,
> CpuCacheInfo[Index].CacheSizeinKB, CpuCacheInfo[Index].CacheCount));
> 
>    }
> 
> 
> 
> -  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------
> ------------------------+\n"));
> 
> +  DEBUG ((DEBUG_INFO, "+-------+------------------------------------------------------
> --------------------------------+\n"));
> 
>  }
> 
> 
> 
>  /**
> 
> @@ -160,6 +160,7 @@ CpuCacheInfoCollectCoreAndCacheData (
>    CPUID_CACHE_PARAMS_EAX    CacheParamEax;
> 
>    CPUID_CACHE_PARAMS_EBX    CacheParamEbx;
> 
>    UINT32                    CacheParamEcx;
> 
> +  CPUID_CACHE_PARAMS_EDX    CacheParamEdx;
> 
>    CPUID_NATIVE_MODEL_ID_AND_CORE_TYPE_EAX
> NativeModelIdAndCoreTypeEax;
> 
>    COLLECT_CPUID_CACHE_DATA_CONTEXT  *Context;
> 
>    CPUID_CACHE_DATA          *CacheData;
> 
> @@ -185,17 +186,19 @@ CpuCacheInfoCollectCoreAndCacheData (
>    CacheParamLeafIndex = 0;
> 
> 
> 
>    while (CacheParamLeafIndex < MAX_NUM_OF_CACHE_PARAMS_LEAF) {
> 
> -    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex,
> &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx, NULL);
> 
> +    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex,
> &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx,
> &CacheParamEdx.Uint32);
> 
> 
> 
>      if (CacheParamEax.Bits.CacheType == 0) {
> 
>        break;
> 
>      }
> 
> 
> 
> -    CacheData[CacheParamLeafIndex].CacheLevel     =
> (UINT8)CacheParamEax.Bits.CacheLevel;
> 
> -    CacheData[CacheParamLeafIndex].CacheType      =
> (UINT8)CacheParamEax.Bits.CacheType;
> 
> -    CacheData[CacheParamLeafIndex].CacheWays      =
> (UINT16)CacheParamEbx.Bits.Ways;
> 
> -    CacheData[CacheParamLeafIndex].CacheShareBits =
> (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;
> 
> -    CacheData[CacheParamLeafIndex].CacheSizeinKB  =
> (CacheParamEbx.Bits.Ways + 1) *
> 
> +    CacheData[CacheParamLeafIndex].CacheLevel            =
> (UINT8)CacheParamEax.Bits.CacheLevel;
> 
> +    CacheData[CacheParamLeafIndex].CacheType             =
> (UINT8)CacheParamEax.Bits.CacheType;
> 
> +    CacheData[CacheParamLeafIndex].CacheWays             =
> (UINT16)CacheParamEbx.Bits.Ways;
> 
> +    CacheData[CacheParamLeafIndex].FullyAssociativeCache =
> (UINT8)CacheParamEax.Bits.FullyAssociativeCache;
> 
> +    CacheData[CacheParamLeafIndex].DirectMappedCache     =
> (UINT8)CacheParamEdx.Bits.ComplexCacheIndexing;
> 
> +    CacheData[CacheParamLeafIndex].CacheShareBits        =
> (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;
> 
> +    CacheData[CacheParamLeafIndex].CacheSizeinKB         =
> (CacheParamEbx.Bits.Ways + 1) *
> 
>          (CacheParamEbx.Bits.LinePartitions + 1) * (CacheParamEbx.Bits.LineSize + 1)
> * (CacheParamEcx + 1) / SIZE_1KB;
> 
> 
> 
>      CacheParamLeafIndex++;
> 
> @@ -305,13 +308,15 @@ CpuCacheInfoCollectCpuCacheInfoData (
>      if (CacheInfoIndex == LocalCacheInfoCount) {
> 
>        ASSERT (LocalCacheInfoCount < MaxCacheInfoCount);
> 
> 
> 
> -      LocalCacheInfo[LocalCacheInfoCount].Package       = ProcessorInfo[Index /
> MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CoreType      = ProcessorInfo[Index /
> MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CacheLevel    =
> CacheData[Index].CacheLevel;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CacheType     =
> CacheData[Index].CacheType;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CacheWays     =
> CacheData[Index].CacheWays;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB =
> CacheData[Index].CacheSizeinKB;
> 
> -      LocalCacheInfo[LocalCacheInfoCount].CacheCount    = 1;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].Package               =
> ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CoreType              =
> ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CacheLevel            =
> CacheData[Index].CacheLevel;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CacheType             =
> CacheData[Index].CacheType;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CacheWays             =
> CacheData[Index].CacheWays;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].FullyAssociativeCache =
> CacheData[Index].FullyAssociativeCache;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].DirectMappedCache     =
> CacheData[Index].DirectMappedCache;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB         =
> CacheData[Index].CacheSizeinKB;
> 
> +      LocalCacheInfo[LocalCacheInfoCount].CacheCount            = 1;
> 
> 
> 
>        LocalCacheInfoCount++;
> 
>      }
> 
> diff --git a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
> b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
> index a7f29b188775..a66152bce009 100644
> --- a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
> +++ b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
> @@ -1,7 +1,7 @@
>  /** @file
> 
>    Header file for CPU Cache info Library.
> 
> 
> 
> -  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
> 
> +  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
> 
>    SPDX-License-Identifier: BSD-2-Clause-Patent
> 
> 
> 
>  **/
> 
> @@ -33,7 +33,18 @@ typedef struct {
>    // Ways of associativity.
> 
>    // Value = CPUID.04h:EBX[31:22]
> 
>    //
> 
> -  UINT16        CacheWays;
> 
> +  UINT16        CacheWays : 10;
> 
> +  //
> 
> +  // Fully associative cache.
> 
> +  // Value = CPUID.04h:EAX[09]
> 
> +  //
> 
> +  UINT16        FullyAssociativeCache : 1;
> 
> +  //
> 
> +  // Direct mapped cache.
> 
> +  // Value = CPUID.04h:EDX[02]
> 
> +  //
> 
> +  UINT16        DirectMappedCache : 1;
> 
> +  UINT16        Reserved : 4;
> 
>    //
> 
>    // Size of single cache that this package's this type of logical processor
> corresponds to.
> 
>    // Value = (CPUID.04h:EBX[31:22] + 1) * (CPUID.04h:EBX[21:12] + 1) *
> 
> diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
> b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
> index de56db9c0cbe..b6e6ae5bc50a 100644
> --- a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
> +++ b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
> @@ -1,7 +1,7 @@
>  /** @file
> 
>    Internal header file for CPU Cache info Library.
> 
> 
> 
> -  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
> 
> +  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
> 
>    SPDX-License-Identifier: BSD-2-Clause-Patent
> 
> 
> 
>  **/
> 
> @@ -52,7 +52,18 @@ typedef struct {
>    // Ways of associativity.
> 
>    // Value = CPUID.04h:EBX[31:22]
> 
>    //
> 
> -  UINT16                    CacheWays;
> 
> +  UINT16                    CacheWays : 10;
> 
> +  //
> 
> +  // Fully associative cache.
> 
> +  // Value = CPUID.04h:EAX[09]
> 
> +  //
> 
> +  UINT16                    FullyAssociativeCache : 1;
> 
> +  //
> 
> +  // Direct mapped cache.
> 
> +  // Value = CPUID.04h:EDX[02]
> 
> +  //
> 
> +  UINT16                    DirectMappedCache : 1;
> 
> +  UINT16                    Reserved : 4;
> 
>    //
> 
>    // Cache share bits.
> 
>    // Value = CPUID.04h:EAX[25:14]
> 
> --
> 2.28.0.windows.1


^ permalink raw reply	[flat|nested] 3+ messages in thread

* Re: [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type
  2021-03-15 13:48 [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type Jason Lou
  2021-03-16  3:39 ` Ni, Ray
@ 2021-03-16 14:01 ` Dong, Eric
  1 sibling, 0 replies; 3+ messages in thread
From: Dong, Eric @ 2021-03-16 14:01 UTC (permalink / raw)
  To: Lou, Yun, devel@edk2.groups.io; +Cc: Ni, Ray, Laszlo Ersek, Kumar, Rahul1

Reviewed-by: Eric Dong <eric.dong@intel.com>

-----Original Message-----
From: Lou, Yun <yun.lou@intel.com> 
Sent: Monday, March 15, 2021 9:49 PM
To: devel@edk2.groups.io
Cc: Lou, Yun <yun.lou@intel.com>; Ni, Ray <ray.ni@intel.com>; Dong, Eric <eric.dong@intel.com>; Laszlo Ersek <lersek@redhat.com>; Kumar, Rahul1 <rahul1.kumar@intel.com>
Subject: [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type

REF: https://bugzilla.tianocore.org/show_bug.cgi?id=3265

Support collecting cache associative type in CpuCacheInfoLib.
This prevents the user from using additional code to obtain the
same information.

Signed-off-by: Jason Lou <yun.lou@intel.com>
Cc: Ray Ni <ray.ni@intel.com>
Cc: Eric Dong <eric.dong@intel.com>
Cc: Laszlo Ersek <lersek@redhat.com>
Cc: Rahul Kumar <rahul1.kumar@intel.com>
---
 UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c         | 49 +++++++++++---------
 UefiCpuPkg/Include/Library/CpuCacheInfoLib.h                 | 15 +++++-
 UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h | 15 +++++-
 3 files changed, 53 insertions(+), 26 deletions(-)

diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
index d46fb0425851..126ee0da86fc 100644
--- a/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
+++ b/UefiCpuPkg/Library/CpuCacheInfoLib/CpuCacheInfoLib.c
@@ -1,7 +1,7 @@
 /** @file

   Provides cache info for each package, core type, cache level and cache type.

 

-  Copyright (c) 2020 Intel Corporation. All rights reserved.<BR>

+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>

   SPDX-License-Identifier: BSD-2-Clause-Patent

 

 **/

@@ -23,18 +23,18 @@ CpuCacheInfoPrintCpuCacheInfoTable (
 {

   UINTN                     Index;

 

-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));

-  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType  CacheWays  CacheSizeinKB  CacheCount |\n"));

-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));

+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));

+  DEBUG ((DEBUG_INFO, "| Index | Packge  CoreType  CacheLevel  CacheType  CacheWays (FA|DM) CacheSizeinKB  CacheCount |\n"));

+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));

 

   for (Index = 0; Index < CpuCacheInfoCount; Index++) {

-    DEBUG ((DEBUG_INFO, "| %4x  | %4x       %2x        %2x          %2x       %4x      %8x         %4x     |\n", Index,

-        CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType, CpuCacheInfo[Index].CacheLevel,

-        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays, CpuCacheInfo[Index].CacheSizeinKB,

-        CpuCacheInfo[Index].CacheCount));

+    DEBUG ((DEBUG_INFO, "| %4x  | %4x       %2x        %2x          %2x       %4x     ( %x| %x) %8x         %4x     |\n",

+        Index, CpuCacheInfo[Index].Package, CpuCacheInfo[Index].CoreType, CpuCacheInfo[Index].CacheLevel,

+        CpuCacheInfo[Index].CacheType, CpuCacheInfo[Index].CacheWays, CpuCacheInfo[Index].FullyAssociativeCache,

+        CpuCacheInfo[Index].DirectMappedCache, CpuCacheInfo[Index].CacheSizeinKB, CpuCacheInfo[Index].CacheCount));

   }

 

-  DEBUG ((DEBUG_INFO, "+-------+-------------------------------------------------------------------------------+\n"));

+  DEBUG ((DEBUG_INFO, "+-------+--------------------------------------------------------------------------------------+\n"));

 }

 

 /**

@@ -160,6 +160,7 @@ CpuCacheInfoCollectCoreAndCacheData (
   CPUID_CACHE_PARAMS_EAX    CacheParamEax;

   CPUID_CACHE_PARAMS_EBX    CacheParamEbx;

   UINT32                    CacheParamEcx;

+  CPUID_CACHE_PARAMS_EDX    CacheParamEdx;

   CPUID_NATIVE_MODEL_ID_AND_CORE_TYPE_EAX   NativeModelIdAndCoreTypeEax;

   COLLECT_CPUID_CACHE_DATA_CONTEXT  *Context;

   CPUID_CACHE_DATA          *CacheData;

@@ -185,17 +186,19 @@ CpuCacheInfoCollectCoreAndCacheData (
   CacheParamLeafIndex = 0;

 

   while (CacheParamLeafIndex < MAX_NUM_OF_CACHE_PARAMS_LEAF) {

-    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex, &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx, NULL);

+    AsmCpuidEx (CPUID_CACHE_PARAMS, CacheParamLeafIndex, &CacheParamEax.Uint32, &CacheParamEbx.Uint32, &CacheParamEcx, &CacheParamEdx.Uint32);

 

     if (CacheParamEax.Bits.CacheType == 0) {

       break;

     }

 

-    CacheData[CacheParamLeafIndex].CacheLevel     = (UINT8)CacheParamEax.Bits.CacheLevel;

-    CacheData[CacheParamLeafIndex].CacheType      = (UINT8)CacheParamEax.Bits.CacheType;

-    CacheData[CacheParamLeafIndex].CacheWays      = (UINT16)CacheParamEbx.Bits.Ways;

-    CacheData[CacheParamLeafIndex].CacheShareBits = (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;

-    CacheData[CacheParamLeafIndex].CacheSizeinKB  = (CacheParamEbx.Bits.Ways + 1) *

+    CacheData[CacheParamLeafIndex].CacheLevel            = (UINT8)CacheParamEax.Bits.CacheLevel;

+    CacheData[CacheParamLeafIndex].CacheType             = (UINT8)CacheParamEax.Bits.CacheType;

+    CacheData[CacheParamLeafIndex].CacheWays             = (UINT16)CacheParamEbx.Bits.Ways;

+    CacheData[CacheParamLeafIndex].FullyAssociativeCache = (UINT8)CacheParamEax.Bits.FullyAssociativeCache;

+    CacheData[CacheParamLeafIndex].DirectMappedCache     = (UINT8)CacheParamEdx.Bits.ComplexCacheIndexing;

+    CacheData[CacheParamLeafIndex].CacheShareBits        = (UINT16)CacheParamEax.Bits.MaximumAddressableIdsForLogicalProcessors;

+    CacheData[CacheParamLeafIndex].CacheSizeinKB         = (CacheParamEbx.Bits.Ways + 1) *

         (CacheParamEbx.Bits.LinePartitions + 1) * (CacheParamEbx.Bits.LineSize + 1) * (CacheParamEcx + 1) / SIZE_1KB;

 

     CacheParamLeafIndex++;

@@ -305,13 +308,15 @@ CpuCacheInfoCollectCpuCacheInfoData (
     if (CacheInfoIndex == LocalCacheInfoCount) {

       ASSERT (LocalCacheInfoCount < MaxCacheInfoCount);

 

-      LocalCacheInfo[LocalCacheInfoCount].Package       = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;

-      LocalCacheInfo[LocalCacheInfoCount].CoreType      = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;

-      LocalCacheInfo[LocalCacheInfoCount].CacheLevel    = CacheData[Index].CacheLevel;

-      LocalCacheInfo[LocalCacheInfoCount].CacheType     = CacheData[Index].CacheType;

-      LocalCacheInfo[LocalCacheInfoCount].CacheWays     = CacheData[Index].CacheWays;

-      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB = CacheData[Index].CacheSizeinKB;

-      LocalCacheInfo[LocalCacheInfoCount].CacheCount    = 1;

+      LocalCacheInfo[LocalCacheInfoCount].Package               = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].Package;

+      LocalCacheInfo[LocalCacheInfoCount].CoreType              = ProcessorInfo[Index / MAX_NUM_OF_CACHE_PARAMS_LEAF].CoreType;

+      LocalCacheInfo[LocalCacheInfoCount].CacheLevel            = CacheData[Index].CacheLevel;

+      LocalCacheInfo[LocalCacheInfoCount].CacheType             = CacheData[Index].CacheType;

+      LocalCacheInfo[LocalCacheInfoCount].CacheWays             = CacheData[Index].CacheWays;

+      LocalCacheInfo[LocalCacheInfoCount].FullyAssociativeCache = CacheData[Index].FullyAssociativeCache;

+      LocalCacheInfo[LocalCacheInfoCount].DirectMappedCache     = CacheData[Index].DirectMappedCache;

+      LocalCacheInfo[LocalCacheInfoCount].CacheSizeinKB         = CacheData[Index].CacheSizeinKB;

+      LocalCacheInfo[LocalCacheInfoCount].CacheCount            = 1;

 

       LocalCacheInfoCount++;

     }

diff --git a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
index a7f29b188775..a66152bce009 100644
--- a/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
+++ b/UefiCpuPkg/Include/Library/CpuCacheInfoLib.h
@@ -1,7 +1,7 @@
 /** @file

   Header file for CPU Cache info Library.

 

-  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>

+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>

   SPDX-License-Identifier: BSD-2-Clause-Patent

 

 **/

@@ -33,7 +33,18 @@ typedef struct {
   // Ways of associativity.

   // Value = CPUID.04h:EBX[31:22]

   //

-  UINT16        CacheWays;

+  UINT16        CacheWays : 10;

+  //

+  // Fully associative cache.

+  // Value = CPUID.04h:EAX[09]

+  //

+  UINT16        FullyAssociativeCache : 1;

+  //

+  // Direct mapped cache.

+  // Value = CPUID.04h:EDX[02]

+  //

+  UINT16        DirectMappedCache : 1;

+  UINT16        Reserved : 4;

   //

   // Size of single cache that this package's this type of logical processor corresponds to.

   // Value = (CPUID.04h:EBX[31:22] + 1) * (CPUID.04h:EBX[21:12] + 1) *

diff --git a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
index de56db9c0cbe..b6e6ae5bc50a 100644
--- a/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
+++ b/UefiCpuPkg/Library/CpuCacheInfoLib/InternalCpuCacheInfoLib.h
@@ -1,7 +1,7 @@
 /** @file

   Internal header file for CPU Cache info Library.

 

-  Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>

+  Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>

   SPDX-License-Identifier: BSD-2-Clause-Patent

 

 **/

@@ -52,7 +52,18 @@ typedef struct {
   // Ways of associativity.

   // Value = CPUID.04h:EBX[31:22]

   //

-  UINT16                    CacheWays;

+  UINT16                    CacheWays : 10;

+  //

+  // Fully associative cache.

+  // Value = CPUID.04h:EAX[09]

+  //

+  UINT16                    FullyAssociativeCache : 1;

+  //

+  // Direct mapped cache.

+  // Value = CPUID.04h:EDX[02]

+  //

+  UINT16                    DirectMappedCache : 1;

+  UINT16                    Reserved : 4;

   //

   // Cache share bits.

   // Value = CPUID.04h:EAX[25:14]

-- 
2.28.0.windows.1


^ permalink raw reply related	[flat|nested] 3+ messages in thread

end of thread, other threads:[~2021-03-16 14:02 UTC | newest]

Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2021-03-15 13:48 [PATCH v2 1/1] UefiCpuPkg/CpuCacheInfoLib: Collect cache associative type Jason Lou
2021-03-16  3:39 ` Ni, Ray
2021-03-16 14:01 ` Dong, Eric

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox