From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-pl1-f172.google.com (mail-pl1-f172.google.com [209.85.214.172]) by mx.groups.io with SMTP id smtpd.web09.7871.1622126481004675821 for ; Thu, 27 May 2021 07:41:21 -0700 Authentication-Results: mx.groups.io; dkim=pass header.i=@ventanamicro.com header.s=google header.b=m8W3s0VD; spf=pass (domain: ventanamicro.com, ip: 209.85.214.172, mailfrom: sunilvl@ventanamicro.com) Received: by mail-pl1-f172.google.com with SMTP id t21so89927plo.2 for ; Thu, 27 May 2021 07:41:20 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=UjH/crweDhtGCmOTjjAHIIv5wC90N49Wz3pHe08vc/0=; b=m8W3s0VDRW2A4FaG2qL2D0604WIux5Vq2tGPD9Oaxs6G24pFsf29sXfyVMQi5WvfbP A2lWUjfOeLh3LS0GNzDU5Vy2J9lRgWoS4SX5yEm3lmOjDMEyKSK3g2RaOH9IGibS7o1q ICK5YfVVUreGQtX/xFWC1EmzUxEyrFWC8+HeFOdZHdwd5pc4WGhhhtdUREjwyRP7TJaV 1EWh9JXt4Hug+dH/1QLoykEUQ4Br+DVPskc/G8vbZn4AbX69go4tucaJehPLgOVbq3Hb oVb2qBdtXpmDXvE+fN9aWj8iPDQOrA+yEot+grD1C4nGAMbJn1BoqobKke69FHYLSg8Q ui4Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=UjH/crweDhtGCmOTjjAHIIv5wC90N49Wz3pHe08vc/0=; b=ClbV3yh9++44Akci/sbmtSBC1o1BH9qOj+qk5TMvXUU/yocij0B37D6TPTT93ZKUav sXue1NJPAJpnpZ9ol1krWcAjoExgsmclrkHg77Lu79DVu8VnO2rVqazrt0G9/8f36ayv 0MlrZNPKDVVH9cQrGnBriHVaKBxYXwgb9zLiFqTcuha5bPROSQ7KTwUb1wW+3uq1QVTe ufrg0fNCucT0966s4inmTek9Wz595jyiahqfpgMdBmST1WKNEhsW/DrLEMVXCLI2O1bo CmncWXYNRwGV7YWbcPg++FLnGP2ufHzfRs9wztFPhEaMwhjySx6CQrH20SoaD2E5ny9j 19Yg== X-Gm-Message-State: AOAM530bCO3MYeuUsrNDRuoj0qMASjai/Q1gsStS/4WAQLoyRQMn4+/K CE99EBT4FWwVEn4hgfz4+xbX6oVrrXavTQxh X-Google-Smtp-Source: ABdhPJyob39EkUxoYplINepyECY5mJFoxcBlZUPizUU43OzVCFc1IzYC5sY6ly44pghLjCwJREOGkQ== X-Received: by 2002:a17:90a:9704:: with SMTP id x4mr9657782pjo.202.1622126480395; Thu, 27 May 2021 07:41:20 -0700 (PDT) Return-Path: Received: from sunil-ThinkPad-T490.dc1.ventanamicro.com ([49.206.3.187]) by smtp.gmail.com with ESMTPSA id t7sm2184842pju.4.2021.05.27.07.41.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 27 May 2021 07:41:20 -0700 (PDT) From: "Sunil V L" To: devel@edk2.groups.io Cc: sunil.vl@gmail.com, Sunil V L , Abner Chang , Daniel Schaefer , Heinrich Schuchardt Subject: [PATCH] Add support for RISCV GOT/PLT relocations Date: Thu, 27 May 2021 20:11:13 +0530 Message-Id: <20210527144113.206426-1-sunilvl@ventanamicro.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Ref: https://bugzilla.tianocore.org/show_bug.cgi?id=3D3096 This patch adds support for R_RISCV_CALL_PLT and R_RISCV_GOT_HI20 relocations. Signed-off-by: Sunil V L Cc: Abner Chang Cc: Daniel Schaefer Cc: Heinrich Schuchardt --- BaseTools/Source/C/GenFw/Elf64Convert.c | 45 +++++++++++++++++++++---- 1 file changed, 39 insertions(+), 6 deletions(-) diff --git a/BaseTools/Source/C/GenFw/Elf64Convert.c b/BaseTools/Source/C/G= enFw/Elf64Convert.c index d097db8632..d05dcf9992 100644 --- a/BaseTools/Source/C/GenFw/Elf64Convert.c +++ b/BaseTools/Source/C/GenFw/Elf64Convert.c @@ -129,6 +129,8 @@ STATIC UINT32 mDebugOffset; STATIC UINT8 *mRiscVPass1Targ =3D NULL;=0D STATIC Elf_Shdr *mRiscVPass1Sym =3D NULL;=0D STATIC Elf64_Half mRiscVPass1SymSecIndex =3D 0;=0D +STATIC INT32 mRiscVPass1Offset;=0D +STATIC INT32 mRiscVPass1GotFixup;=0D =0D //=0D // Initialization Function=0D @@ -479,11 +481,11 @@ WriteSectionRiscV64 ( break;=0D =0D case R_RISCV_32:=0D - *(UINT32 *)Targ =3D (UINT32)((UINT64)(*(UINT32 *)Targ) - SymShdr->sh_a= ddr + mCoffSectionsOffset[Sym->st_shndx]);=0D + *(UINT64 *)Targ =3D Sym->st_value + Rel->r_addend;=0D break;=0D =0D case R_RISCV_64:=0D - *(UINT64 *)Targ =3D *(UINT64 *)Targ - SymShdr->sh_addr + mCoffSections= Offset[Sym->st_shndx];=0D + *(UINT64 *)Targ =3D Sym->st_value + Rel->r_addend;=0D break;=0D =0D case R_RISCV_HI20:=0D @@ -533,6 +535,18 @@ WriteSectionRiscV64 ( mRiscVPass1SymSecIndex =3D 0;=0D break;=0D =0D + case R_RISCV_GOT_HI20:=0D + Value =3D (Sym->st_value - Rel->r_offset);=0D + mRiscVPass1Offset =3D RV_X(Value, 0, 12);=0D + Value =3D RV_X(Value, 12, 20);=0D + *(UINT32 *)Targ =3D (Value << 12) | (RV_X(*(UINT32*)Targ, 0, 12));=0D +=0D + mRiscVPass1Targ =3D Targ;=0D + mRiscVPass1Sym =3D SymShdr;=0D + mRiscVPass1SymSecIndex =3D Sym->st_shndx;=0D + mRiscVPass1GotFixup =3D 1;=0D + break;=0D +=0D case R_RISCV_PCREL_HI20:=0D mRiscVPass1Targ =3D Targ;=0D mRiscVPass1Sym =3D SymShdr;=0D @@ -545,11 +559,17 @@ WriteSectionRiscV64 ( if (mRiscVPass1Targ !=3D NULL && mRiscVPass1Sym !=3D NULL && mRiscVPas= s1SymSecIndex !=3D 0) {=0D int i;=0D Value2 =3D (UINT32)(RV_X(*(UINT32 *)mRiscVPass1Targ, 12, 20));=0D - Value =3D (UINT32)(RV_X(*(UINT32 *)Targ, 20, 12));=0D - if(Value & (RISCV_IMM_REACH/2)) {=0D - Value |=3D ~(RISCV_IMM_REACH-1);=0D +=0D + if(mRiscVPass1GotFixup) {=0D + Value =3D (UINT32)(mRiscVPass1Offset);=0D + } else {=0D + Value =3D (UINT32)(RV_X(*(UINT32 *)Targ, 20, 12));=0D + if(Value & (RISCV_IMM_REACH/2)) {=0D + Value |=3D ~(RISCV_IMM_REACH-1);=0D + }=0D }=0D Value =3D Value - (UINT32)mRiscVPass1Sym->sh_addr + mCoffSectionsOff= set[mRiscVPass1SymSecIndex];=0D +=0D if(-2048 > (INT32)Value) {=0D i =3D (((INT32)Value * -1) / 4096);=0D Value2 -=3D i;=0D @@ -569,12 +589,22 @@ WriteSectionRiscV64 ( }=0D }=0D =0D - *(UINT32 *)Targ =3D (RV_X(Value, 0, 12) << 20) | (RV_X(*(UINT32*)Tar= g, 0, 20));=0D + if(mRiscVPass1GotFixup) {=0D + *(UINT32 *)Targ =3D (RV_X((UINT32)Value, 0, 12) << 20)=0D + | (RV_X(*(UINT32*)Targ, 0, 20));=0D + /* Convert LD instruction to ADDI */=0D + *(UINT32 *)Targ =3D ((*(UINT32 *)Targ & ~0x707f) | 0x13);=0D + }=0D + else {=0D + *(UINT32 *)Targ =3D (RV_X(Value, 0, 12) << 20) | (RV_X(*(UINT32*)T= arg, 0, 20));=0D + }=0D *(UINT32 *)mRiscVPass1Targ =3D (RV_X(Value2, 0, 20)<<12) | (RV_X(*(U= INT32 *)mRiscVPass1Targ, 0, 12));=0D }=0D mRiscVPass1Sym =3D NULL;=0D mRiscVPass1Targ =3D NULL;=0D mRiscVPass1SymSecIndex =3D 0;=0D + mRiscVPass1Offset =3D 0;=0D + mRiscVPass1GotFixup =3D 0;=0D break;=0D =0D case R_RISCV_ADD64:=0D @@ -586,6 +616,7 @@ WriteSectionRiscV64 ( case R_RISCV_GPREL_I:=0D case R_RISCV_GPREL_S:=0D case R_RISCV_CALL:=0D + case R_RISCV_CALL_PLT:=0D case R_RISCV_RVC_BRANCH:=0D case R_RISCV_RVC_JUMP:=0D case R_RISCV_RELAX:=0D @@ -1528,6 +1559,7 @@ WriteRelocations64 ( case R_RISCV_GPREL_I:=0D case R_RISCV_GPREL_S:=0D case R_RISCV_CALL:=0D + case R_RISCV_CALL_PLT:=0D case R_RISCV_RVC_BRANCH:=0D case R_RISCV_RVC_JUMP:=0D case R_RISCV_RELAX:=0D @@ -1537,6 +1569,7 @@ WriteRelocations64 ( case R_RISCV_SET16:=0D case R_RISCV_SET32:=0D case R_RISCV_PCREL_HI20:=0D + case R_RISCV_GOT_HI20:=0D case R_RISCV_PCREL_LO12_I:=0D break;=0D =0D --=20 2.25.1