From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mga17.intel.com (mga17.intel.com [192.55.52.151]) by mx.groups.io with SMTP id smtpd.web11.94534.1679637641374533517 for ; Thu, 23 Mar 2023 23:01:13 -0700 Authentication-Results: mx.groups.io; dkim=fail reason="unable to parse pub key" header.i=@intel.com header.s=intel header.b=mJGynVAv; spf=pass (domain: intel.com, ip: 192.55.52.151, mailfrom: dun.tan@intel.com) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1679637673; x=1711173673; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=M3Acl3jB9Gp0Rk0P5rAiy6Yn5bI515h9EsUhsFYwWFI=; b=mJGynVAvQLBoA88UGXt0EtP1/p53mTrTR8j2M9rgUZ+Vbph/75baZAmD pf5KdKydTOiUrLLsT407xWDCNwQVRy5YbvH7xuja8gl+CgBdm2H/8F8wT U7pcY6/uIbJxl2Ux4nFOk2EapFwSBHhHzwB9hGOCjafO6X50MUb5Q3QkO 0v/QvjOrwEjr0GbjIidwZGEQ4AHQ7wftOsKuUG56Wnc4NULnfHxgjvCXE 3KBSe/8v8dwQB6qbyHAGiZKaqSMSmO0r70YKpB9AMYfIuMVLfUJz73C20 mhwBj5ho/UhXvXD1ZnK2/eR3ctINjdU1rb8wsQudSHfw7M0gg5W6Gx5mK Q==; X-IronPort-AV: E=McAfee;i="6600,9927,10658"; a="320094074" X-IronPort-AV: E=Sophos;i="5.98,286,1673942400"; d="scan'208";a="320094074" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 23 Mar 2023 23:01:13 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10658"; a="1012122316" X-IronPort-AV: E=Sophos;i="5.98,286,1673942400"; d="scan'208";a="1012122316" Received: from shwdeopenlab702.ccr.corp.intel.com ([10.239.55.92]) by fmsmga005-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 23 Mar 2023 23:01:11 -0700 From: "duntan" To: devel@edk2.groups.io Cc: Eric Dong , Ray Ni , Rahul Kumar , Gerd Hoffmann Subject: [Patch V5 19/22] UefiCpuPkg: Combine branch for non-present and leaf ParentEntry Date: Fri, 24 Mar 2023 14:00:17 +0800 Message-Id: <20230324060020.940-20-dun.tan@intel.com> X-Mailer: git-send-email 2.31.1.windows.1 In-Reply-To: <20230324060020.940-1-dun.tan@intel.com> References: <20230324060020.940-1-dun.tan@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Combine 'if' condition branch for non-present and leaf Parent Entry in PageTableLibMapInLevel. Most steps of these two condition are the same. This commit doesn't change any functionality. Signed-off-by: Dun Tan Cc: Eric Dong Cc: Ray Ni Cc: Rahul Kumar Tested-by: Gerd Hoffmann Acked-by: Gerd Hoffmann --- UefiCpuPkg/Library/CpuPageTableLib/CpuPageTableMap.c | 85 ++++++++++++++++++++++++++++++++----------------------------------------------------- 1 file changed, 32 insertions(+), 53 deletions(-) diff --git a/UefiCpuPkg/Library/CpuPageTableLib/CpuPageTableMap.c b/UefiCpuPkg/Library/CpuPageTableLib/CpuPageTableMap.c index ad1e263084..2430f1b37c 100644 --- a/UefiCpuPkg/Library/CpuPageTableLib/CpuPageTableMap.c +++ b/UefiCpuPkg/Library/CpuPageTableLib/CpuPageTableMap.c @@ -351,68 +351,45 @@ PageTableLibMapInLevel ( // ParentPagingEntry ONLY is deferenced for checking Present and MustBeOne bits // when Modify is FALSE. // - - if (ParentPagingEntry->Pce.Present == 0) { - // - // [LinearAddress, LinearAddress + Length] contains non-present range. - // - Status = IsAttributesAndMaskValidForNonPresentEntry (Attribute, Mask); - if (RETURN_ERROR (Status)) { - return Status; - } - - // - // Check the attribute in ParentPagingEntry is equal to attribute calculated by input Attribue and Mask. - // - PleBAttribute.Uint64 = PageTableLibGetPleBMapAttribute (&ParentPagingEntry->PleB, ParentAttribute); - if ((IA32_MAP_ATTRIBUTE_ATTRIBUTES (&PleBAttribute) & IA32_MAP_ATTRIBUTE_ATTRIBUTES (Mask)) - == (IA32_MAP_ATTRIBUTE_ATTRIBUTES (Attribute) & IA32_MAP_ATTRIBUTE_ATTRIBUTES (Mask))) - { - return RETURN_SUCCESS; - } - + if ((ParentPagingEntry->Pce.Present == 0) || IsPle (ParentPagingEntry, Level + 1)) { // - // The parent entry is CR3 or PML5E/PML4E/PDPTE/PDE. + // When ParentPagingEntry is non-present, parent entry is CR3 or PML5E/PML4E/PDPTE/PDE. // It does NOT point to an existing page directory. + // When ParentPagingEntry is present, parent entry is leaf PDPTE_1G or PDE_2M. Split to 2M or 4K pages. + // Note: it's impossible the parent entry is a PTE_4K. // - ASSERT (Buffer == NULL || *BufferSize >= SIZE_4KB); - CreateNew = TRUE; - *BufferSize -= SIZE_4KB; - - if (Modify) { - ParentPagingEntry->Uintn = (UINTN)Buffer + *BufferSize; - ZeroMem ((VOID *)ParentPagingEntry->Uintn, SIZE_4KB); - // - // Set default attribute bits for PML5E/PML4E/PDPTE/PDE. - // - PageTableLibSetPnle (&ParentPagingEntry->Pnle, &NopAttribute, &AllOneMask); - } else { + PleBAttribute.Uint64 = PageTableLibGetPleBMapAttribute (&ParentPagingEntry->PleB, ParentAttribute); + if (ParentPagingEntry->Pce.Present == 0) { // - // Just make sure Present and MustBeZero (PageSize) bits are accurate. + // [LinearAddress, LinearAddress + Length] contains non-present range. // + Status = IsAttributesAndMaskValidForNonPresentEntry (Attribute, Mask); + if (RETURN_ERROR (Status)) { + return Status; + } + OneOfPagingEntry.Pnle.Uint64 = 0; + } else { + PageTableLibSetPle (Level, &OneOfPagingEntry, 0, &PleBAttribute, &AllOneMask); } - } else if (IsPle (ParentPagingEntry, Level + 1)) { - // - // The parent entry is a PDPTE_1G or PDE_2M. Split to 2M or 4K pages. - // Note: it's impossible the parent entry is a PTE_4K. - // + // - // Use NOP attributes as the attribute of grand-parents because CPU will consider - // the actual attributes of grand-parents when determing the memory type. + // Check if the attribute, the physical address calculated by ParentPagingEntry is equal to + // the attribute, the physical address calculated by input Attribue and Mask. // - PleBAttribute.Uint64 = PageTableLibGetPleBMapAttribute (&ParentPagingEntry->PleB, ParentAttribute); if ((IA32_MAP_ATTRIBUTE_ATTRIBUTES (&PleBAttribute) & IA32_MAP_ATTRIBUTE_ATTRIBUTES (Mask)) == (IA32_MAP_ATTRIBUTE_ATTRIBUTES (Attribute) & IA32_MAP_ATTRIBUTE_ATTRIBUTES (Mask))) { - // - // This function is called when the memory length is less than the region length of the parent level. - // No need to split the page when the attributes equal. - // if ((Mask->Bits.PageTableBaseAddressLow == 0) && (Mask->Bits.PageTableBaseAddressHigh == 0)) { return RETURN_SUCCESS; } + // + // Non-present entry won't reach there since: + // 1.When map non-present entry to present, the attribute must be different. + // 2.When still map non-present entry to non-present, PageTableBaseAddressLow and High in Mask must be 0. + // + ASSERT (ParentPagingEntry->Pce.Present == 1); PhysicalAddrInEntry = IA32_MAP_ATTRIBUTE_PAGE_TABLE_BASE_ADDRESS (&PleBAttribute) + (UINT64)PagingEntryIndex * RegionLength; PhysicalAddrInAttr = (IA32_MAP_ATTRIBUTE_PAGE_TABLE_BASE_ADDRESS (Attribute) + Offset) & (~RegionMask); if (PhysicalAddrInEntry == PhysicalAddrInAttr) { @@ -423,17 +400,19 @@ PageTableLibMapInLevel ( ASSERT (Buffer == NULL || *BufferSize >= SIZE_4KB); CreateNew = TRUE; *BufferSize -= SIZE_4KB; - PageTableLibSetPle (Level, &OneOfPagingEntry, 0, &PleBAttribute, &AllOneMask); + if (Modify) { - // - // Create 512 child-level entries that map to 2M/4K. - // PagingEntry = (IA32_PAGING_ENTRY *)((UINTN)Buffer + *BufferSize); ZeroMem (PagingEntry, SIZE_4KB); - for (SubOffset = 0, Index = 0; Index < 512; Index++) { - PagingEntry[Index].Uint64 = OneOfPagingEntry.Uint64 + SubOffset; - SubOffset += RegionLength; + if (ParentPagingEntry->Pce.Present) { + // + // Create 512 child-level entries that map to 2M/4K. + // + for (SubOffset = 0, Index = 0; Index < 512; Index++) { + PagingEntry[Index].Uint64 = OneOfPagingEntry.Uint64 + SubOffset; + SubOffset += RegionLength; + } } // -- 2.31.1.windows.1