From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from EUR04-DB3-obe.outbound.protection.outlook.com (EUR04-DB3-obe.outbound.protection.outlook.com [40.107.6.87]) by mx.groups.io with SMTP id smtpd.web10.7269.1642604558241966983 for ; Wed, 19 Jan 2022 07:02:39 -0800 Authentication-Results: mx.groups.io; dkim=pass header.i=@armh.onmicrosoft.com header.s=selector2-armh-onmicrosoft-com header.b=DF35nmET; spf=pass (domain: arm.com, ip: 40.107.6.87, mailfrom: sami.mujawar@arm.com) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=armh.onmicrosoft.com; s=selector2-armh-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=g8ZewWRmUjXyAcLZWZCleiumk8AuA3SurabrOXpBrY0=; b=DF35nmETY9CeLoU1zj5KQstAXVY5DTor7SRYrfG3syvlmCdGHhf91aj4AyomIYOFH/op8wCW23PcTge2iC5xjsTR7xEjaHjt2NiCdGG3nvM9vpLe+u3l34iqX7xCZ58Ob/O3c3SdxW44hWpntwleQk98AMxAU/N181OZwxbfIuI= Received: from DB8PR04CA0002.eurprd04.prod.outlook.com (2603:10a6:10:110::12) by PAXPR08MB6985.eurprd08.prod.outlook.com (2603:10a6:102:1dd::10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4888.10; Wed, 19 Jan 2022 15:02:34 +0000 Received: from DB5EUR03FT017.eop-EUR03.prod.protection.outlook.com (2603:10a6:10:110:cafe::12) by DB8PR04CA0002.outlook.office365.com (2603:10a6:10:110::12) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Wed, 19 Jan 2022 15:02:34 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 63.35.35.123) smtp.mailfrom=arm.com; dkim=pass (signature was verified) header.d=armh.onmicrosoft.com;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 63.35.35.123 as permitted sender) receiver=protection.outlook.com; client-ip=63.35.35.123; helo=64aa7808-outbound-1.mta.getcheckrecipient.com; Received: from 64aa7808-outbound-1.mta.getcheckrecipient.com (63.35.35.123) by DB5EUR03FT017.mail.protection.outlook.com (10.152.20.114) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Wed, 19 Jan 2022 15:02:34 +0000 Received: ("Tessian outbound 826a6d8e58c3:v113"); Wed, 19 Jan 2022 15:02:34 +0000 X-CheckRecipientChecked: true X-CR-MTA-CID: fd66ed7a356b7535 X-CR-MTA-TID: 64aa7808 Received: from 119f3bf15b33.1 by 64aa7808-outbound-1.mta.getcheckrecipient.com id DE551790-CA19-49CC-A26F-3F9D41F286C7.1; Wed, 19 Jan 2022 15:02:24 +0000 Received: from EUR04-DB3-obe.outbound.protection.outlook.com by 64aa7808-outbound-1.mta.getcheckrecipient.com with ESMTPS id 119f3bf15b33.1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384); Wed, 19 Jan 2022 15:02:24 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=SIA0w0wtKZN14SHei7ONZqp4oQIHumUiFr/7cRwXMqdunwQzd7khFeFIqMUThAAebISxcl4OqtED0zEnCw5pS31k6/aobe20erzl0tUcYAx2oXOz52ka5YvX4y4wtnChFhCubVheoV9CLuwxNJ3YCJaVaRjgmLaqDX1X325T/+iNqG4Xva8N2tunY2C0myhwNNEcpN9Ym0f5rWl8dqVZAGVqyp1nOY7DVZEnFrmMsnL1xrlT2KI10WX0MVAzfO0mfbBiaGcBBnhw+Jy5GU0UQScpcib6v8/xf3gOuLviPfoCca6yuTL3Oy0C88z5gd407mg3coGZbl/D6A14czWJZQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=g8ZewWRmUjXyAcLZWZCleiumk8AuA3SurabrOXpBrY0=; b=JkDgTJQHXrwT5gkWxnCvNtaWWtPSke2hg7MVlMTmn3i4V0YrWDmkAuwHveouJC4Kr4K8fRrPLdNJVdd5byCJ+cei16hUxR1Z0SdygtHW4CzuLws2TWD+4v/RNJylQxz4kKMmH5CZ9OA/X2yrZWPGwTC3Xvj/KaYrayrxHkyXuFxuoLmfK8xol+xvsnMdCBkM4fvj+DOv8crcZa16wdogIDCxhIwNcu6BNILkJFWxYgZqgK+eyTiiQBcyVt4a6Ql7NxV1uePyBXHURQq/1KWLmIn21HwNHDNC/jljQjpGBzl1jNe4s9PCoQA10Z0+leJE89D2zDoHQlaW0wkzhH0AUQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=none; dmarc=none; dkim=none; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=armh.onmicrosoft.com; s=selector2-armh-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=g8ZewWRmUjXyAcLZWZCleiumk8AuA3SurabrOXpBrY0=; b=DF35nmETY9CeLoU1zj5KQstAXVY5DTor7SRYrfG3syvlmCdGHhf91aj4AyomIYOFH/op8wCW23PcTge2iC5xjsTR7xEjaHjt2NiCdGG3nvM9vpLe+u3l34iqX7xCZ58Ob/O3c3SdxW44hWpntwleQk98AMxAU/N181OZwxbfIuI= Authentication-Results-Original: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=arm.com; Received: from AS8PR08MB6806.eurprd08.prod.outlook.com (2603:10a6:20b:39b::12) by VI1PR08MB4032.eurprd08.prod.outlook.com (2603:10a6:803:e2::25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.8; Wed, 19 Jan 2022 15:02:20 +0000 Received: from AS8PR08MB6806.eurprd08.prod.outlook.com ([fe80::34b6:4579:9e43:6b95]) by AS8PR08MB6806.eurprd08.prod.outlook.com ([fe80::34b6:4579:9e43:6b95%5]) with mapi id 15.20.4888.014; Wed, 19 Jan 2022 15:02:20 +0000 Subject: Re: [edk2-devel] [PATCH v5 4/4] Silicon/ARM/NeoverseN1Soc: Remove PciExpressLib use PciSegmentLib instead To: devel@edk2.groups.io, khasim.mohammed@arm.com Cc: nd@arm.com, Deepak Pandey References: <20211222011440.3687-1-khasim.mohammed@arm.com> <20211222011440.3687-5-khasim.mohammed@arm.com> From: "Sami Mujawar" Message-ID: <2e4c69f0-9775-f32a-e9ce-83dbec1295f0@arm.com> Date: Wed, 19 Jan 2022 15:02:28 +0000 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.0.1 In-Reply-To: <20211222011440.3687-5-khasim.mohammed@arm.com> X-ClientProxiedBy: LO4P265CA0072.GBRP265.PROD.OUTLOOK.COM (2603:10a6:600:2af::21) To AS8PR08MB6806.eurprd08.prod.outlook.com (2603:10a6:20b:39b::12) MIME-Version: 1.0 X-MS-Office365-Filtering-Correlation-Id: ffe05d8a-410b-47cf-643b-08d9db5cb964 X-MS-TrafficTypeDiagnostic: VI1PR08MB4032:EE_|DB5EUR03FT017:EE_|PAXPR08MB6985:EE_ X-Microsoft-Antispam-PRVS: x-checkrecipientrouted: true NoDisclaimer: true X-MS-Oob-TLC-OOBClassifiers: OLM:7691;OLM:7691; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam-Untrusted: BCL:0; X-Microsoft-Antispam-Message-Info-Original: Iuyn0TyxzmRyj9HElSicBKVww3MqmnfIZmChB5Rqkpm1aF6umax6ijwO33pVQrLzaL+3TrYz+BzEYEWD94bzSwU4FlP0LUHPMq8siwLofBPCdDTzIYAGO9Uq1q+iRVJ6b/9cMYc5fL1glGoLquceLY4tGCZO1RD69caw6Fn40+3HKUjpNedy99Ol/Qy7v2/n+00q8DxzGfTqCtbxVfqG3vGcm49IGGEriKyoyM8fGkIcX3HG3ccs/KL4gfCKQkswCU9ZxwcDTbmriQgpvhGK2NEijQeD7YARvTuo5w/yZwuCPPbTEvx02R9CVNdYqMiOhkkl+XTX14f1t7cozMs5W7PJT2OJPtP6mw4oeU8nYmF6ug5X8Nq0eh8qd8Ktw311ppOl2oHwUFolUG8Vv+fGZZZEYDBoFnkE50hF+HFcv7HIROL/aIutDnrQbRf7F9jPOiMiKyVN6kuety7wdhMUW1rtR6YTs1j+iPaqCgoSIq4Gq9jaIfMRTBaVqzDEgR+Q0xaYn9YsFyQ4XQ8ynSJmtMjH65eqcTKwBZ0sIPyjPMK9i8+cNLQRfPfxqdNJ4s9DoU3z94AH48z3O0PbQfxnNjz8Sex2htGaXkkyqb42rzw1iaSyR1bI0cUnZl7KWky4kbTwv8mfqxH0JTOGq3g/9He6XW85btuWnl5I2209XDhE6HGJMcw57EmXyuTb1DBs+3LGovzDj/CMftjMesQC/LTlvBturoH0WYEdXjZ4TA6ZIefcbYXuRsdptlcHE4WKvzUqjQW2f/TNvXB76uhfgw== X-Forefront-Antispam-Report-Untrusted: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS8PR08MB6806.eurprd08.prod.outlook.com;PTR:;CAT:NONE;SFS:(4636009)(366004)(83380400001)(26005)(36756003)(5660300002)(31696002)(4326008)(316002)(31686004)(508600001)(186003)(6512007)(66946007)(66476007)(66556008)(44832011)(30864003)(8676002)(38100700002)(38350700002)(6636002)(52116002)(53546011)(6486002)(86362001)(6506007)(19627235002)(2906002)(8936002)(2616005)(45980500001)(43740500002)(579004)(559001);DIR:OUT;SFP:1101; X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI1PR08MB4032 Original-Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=arm.com; Return-Path: Sami.Mujawar@arm.com X-EOPAttributedMessage: 0 X-MS-Exchange-Transport-CrossTenantHeadersStripped: DB5EUR03FT017.eop-EUR03.prod.protection.outlook.com X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id-Prvs: fbf225f8-752a-44c6-584a-08d9db5cb134 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: FW/k9XHfUCo09V7B76Y0kBxiPOzz44uwb2HdrR2ApdBOiZOG6wsKfVsCD7brQw+pmqoyK0qlh0YbcBn9poeXYkut/a5Jq3FRzBY0chEOiOAlmGPeklSkmIkst72Uw+ddMuUaPRf6NsBfe1S7KqTviHHSIW5gxGxYw0TE/PT2/wMvpTZ3mgvn0BfM5GLWvsOFmCTrLldgIW9yZbUGBtzM3c/yXn2gDyrFxZDkv32E9UEy7rvHivgHwRZUwlPwWm97b5w3gzFLre6YouEpklfYBsShYcy0BolW3TQ5oqRhzmxpSOxCP4warvfVhYVnVRuF7gjFFlr6aVQiI8VsscBCdaqcJWKBjXOHLf2YbxFiSN1M97w+LaPdnT2TAqAWy94779vSXRX3J9UhjvHubq/qL/V29AS13/UrB34PyOcJMadoiO0u6Q06Vb40L2ubxefmF5i53a+OZAHqLD8Ix0ywe/ltLjgbWcsVXDRe5yv7MhQlg2K0i/x2felmXurIOsjRfKguSfB4Hutf8ky6H7eluagY+6snHGQkE5/JebRHftgaidsxQjKB2PYw2FgWGTFM/XbhtoJfqR3h9JJxV+67xNY6qk3k4HRkeO6fy8mwu80Ml4TS4yp4pfHC4bhop9Mmw2pYBZkagEBqHCS9fJQOgH4fft1cz1tXKlj3mhDamOj9IF+ZzcpfMtWbskhqemNMFBHWMWE+iVTHOw0tdToKZ5UHwQXsRZpcg+PD0xs2Kw8Kr1Qmz0YqXVZ5+TE2QthciCJo9hGSDmpVmuRYTyOK9rHK7qoAzYV9bvtmmSaTQpo= X-Forefront-Antispam-Report: CIP:63.35.35.123;CTRY:IE;LANG:en;SCL:1;SRV:;IPV:CAL;SFV:NSPM;H:64aa7808-outbound-1.mta.getcheckrecipient.com;PTR:ec2-63-35-35-123.eu-west-1.compute.amazonaws.com;CAT:NONE;SFS:(4636009)(40470700002)(46966006)(36840700001)(47076005)(336012)(4326008)(82310400004)(36756003)(316002)(6486002)(6506007)(40460700001)(31696002)(30864003)(2906002)(508600001)(83380400001)(19627235002)(8936002)(86362001)(70206006)(53546011)(5660300002)(81166007)(26005)(70586007)(8676002)(356005)(36860700001)(6512007)(6636002)(31686004)(44832011)(186003)(2616005)(43740500002)(579004)(559001);DIR:OUT;SFP:1101; X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 19 Jan 2022 15:02:34.3164 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: ffe05d8a-410b-47cf-643b-08d9db5cb964 X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d;Ip=[63.35.35.123];Helo=[64aa7808-outbound-1.mta.getcheckrecipient.com] X-MS-Exchange-CrossTenant-AuthSource: DB5EUR03FT017.eop-EUR03.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PAXPR08MB6985 Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 7bit Content-Language: en-GB Hi Khasim, Thank you for this patch. These changes look good to me. Reviewed-by: Sami Mujawar Regards, Sami Mujawar On 22/12/2021 01:14 AM, Khasim Mohammed via groups.io wrote: > The patch removes PciExpressLib implementation for N1Sdp as: > > a) The PciSegmentLib implementation for N1Sdp makes MmioRead() calls > instead of PciRead() which makes the PciExpressLib redundant. > > b) Since N1Sdp requires multiple segments to be supported, PciExpressLib > and PciLib cannot be used, PciSegmentLib should be used instead as it > supports multiple segments. > > Signed-off-by: Deepak Pandey > Signed-off-by: Khasim Syed Mohammed > --- > Platform/ARM/N1Sdp/N1SdpPlatform.dsc | 4 +- > .../PciExpressLib.c | 1589 ----------------- > .../PciExpressLib.inf | 56 - > 3 files changed, 1 insertion(+), 1648 deletions(-) > delete mode 100644 Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.c > delete mode 100644 Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.inf > > diff --git a/Platform/ARM/N1Sdp/N1SdpPlatform.dsc b/Platform/ARM/N1Sdp/N1SdpPlatform.dsc > index cb2049966c..8dac1bc54c 100644 > --- a/Platform/ARM/N1Sdp/N1SdpPlatform.dsc > +++ b/Platform/ARM/N1Sdp/N1SdpPlatform.dsc > @@ -75,9 +75,7 @@ > [LibraryClasses.common.DXE_DRIVER] > FdtLib|EmbeddedPkg/Library/FdtLib/FdtLib.inf > PciHostBridgeLib|Silicon/ARM/NeoverseN1Soc/Library/PciHostBridgeLib/PciHostBridgeLib.inf > - PciSegmentLib|MdePkg/Library/BasePciSegmentLibPci/BasePciSegmentLibPci.inf > - PciLib|MdePkg/Library/BasePciLibPciExpress/BasePciLibPciExpress.inf > - PciExpressLib|Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.inf > + PciSegmentLib|Silicon/ARM/NeoverseN1Soc/Library/PciSegmentLib/PciSegmentLib.inf > > [LibraryClasses.common.DXE_RUNTIME_DRIVER] > BaseMemoryLib|MdePkg/Library/BaseMemoryLib/BaseMemoryLib.inf > diff --git a/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.c b/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.c > deleted file mode 100644 > index bb0246b4a9..0000000000 > --- a/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.c > +++ /dev/null > @@ -1,1589 +0,0 @@ > -/** @file > - Functions in this library instance make use of MMIO functions in IoLib to > - access memory mapped PCI configuration space. > - > - All assertions for I/O operations are handled in MMIO functions in the IoLib > - Library. > - > - Copyright (c) 2006 - 2018, Intel Corporation. All rights reserved.
> - > - On the NeoverseN1Soc, a slave error is generated when host accesses the > - configuration space of non-available device or unimplemented function on a > - given bus. So this library introduces a workaround using IsBdfValid(), > - to return 0xFFFFFFFF for all such access. > - > - In addition to this, the hardware has two other limitations which affect > - access to the PCIe root port: > - 1. ECAM space is not contiguous, root port ECAM (BDF = 0:0:0) is isolated > - from rest of the downstream hierarchy ECAM space. > - 2. Root port ECAM space is not capable of 8bit/16bit writes. > - The description of the workarounds included for these limitations can > - be found in the comments below. > - > - Copyright (c) 2020, ARM Limited. All rights reserved. > - > - SPDX-License-Identifier: BSD-2-Clause-Patent > - > -**/ > - > - > -#include > - > -#include > -#include > -#include > -#include > -#include > -#include > - > -/** > - Assert the validity of a PCI address. A valid PCI address should contain 1's > - only in the low 28 bits. > - > - @param A The address to validate. > - > -**/ > -#define ASSERT_INVALID_PCI_ADDRESS(A) \ > - ASSERT (((A) & ~0xfffffff) == 0) > - > -/* Root port Entry, BDF Entries Count */ > -#define BDF_TABLE_ENTRY_SIZE 4 > -#define BDF_TABLE_HEADER_COUNT 2 > -#define BDF_TABLE_HEADER_SIZE 8 > - > -/* BDF table offsets for PCIe */ > -#define PCIE_BDF_TABLE_OFFSET 0 > - > -#define GET_BUS_NUM(Address) (((Address) >> 20) & 0x7F) > -#define GET_DEV_NUM(Address) (((Address) >> 15) & 0x1F) > -#define GET_FUNC_NUM(Address) (((Address) >> 12) & 0x07) > -#define GET_REG_NUM(Address) ((Address) & 0xFFF) > - > -/** > - BDF Table structure : (Header + BDF Entries) > - -------------------------------------------- > - [Offset 0x00] ROOT PORT ADDRESS > - [Offset 0x04] BDF ENTRIES COUNT > - [Offset 0x08] BDF ENTRY 0 > - [Offset 0x0C] BDF ENTRY 1 > - [Offset 0x10] BDF ENTRY 2 > - [Offset 0x14] BDF ENTRY 3 > - [Offset 0x18] BDF ENTRY 4 > - ... > - [Offset 0x--] BDF ENTRY N > - -------------------------------------------- > -**/ > - > -/** > - Value returned for reads on configuration space of unimplemented > - device functions. > -**/ > -STATIC UINTN mDummyConfigData = 0xFFFFFFFF; > - > -/** > - Registers a PCI device so PCI configuration registers may be accessed after > - SetVirtualAddressMap(). > - > - Registers the PCI device specified by Address so all the PCI configuration > - registers associated with that PCI device may be accessed after SetVirtualAddressMap() > - is called. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @retval RETURN_SUCCESS The PCI device was registered for runtime access. > - @retval RETURN_UNSUPPORTED An attempt was made to call this function > - after ExitBootServices(). > - @retval RETURN_UNSUPPORTED The resources required to access the PCI device > - at runtime could not be mapped. > - @retval RETURN_OUT_OF_RESOURCES There are not enough resources available to > - complete the registration. > - > -**/ > -RETURN_STATUS > -EFIAPI > -PciExpressRegisterForRuntimeAccess ( > - IN UINTN Address > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return RETURN_UNSUPPORTED; > -} > - > -/** > - Check if the requested PCI address can be safely accessed. > - > - SCP performs the initial bus scan, prepares a table of valid BDF addresses > - and shares them through non-trusted SRAM. This function validates if the > - requested PCI address belongs to a valid BDF by checking the table of valid > - entries. If not, this function will return false. This is a workaround to > - avoid bus fault that occurs when accessing unavailable PCI device due to > - hardware bug. > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @return TRUE BDF can be accessed, valid. > - @return FALSE BDF should not be accessed, invalid. > - > -**/ > -STATIC > -BOOLEAN > -IsBdfValid ( > - IN UINTN Address > - ) > -{ > - UINTN BdfCount; > - UINTN BdfValue; > - UINTN BdfEntry; > - UINTN Count; > - UINTN TableBase; > - UINTN ConfigBase; > - > - ConfigBase = Address & ~0xFFF; > - TableBase = NEOVERSEN1SOC_NON_SECURE_SRAM_BASE + PCIE_BDF_TABLE_OFFSET; > - BdfCount = MmioRead32 (TableBase + BDF_TABLE_ENTRY_SIZE); > - BdfEntry = TableBase + BDF_TABLE_HEADER_SIZE; > - > - /* Skip the header & check remaining entry */ > - for (Count = 0; Count < BdfCount; Count++, BdfEntry += BDF_TABLE_ENTRY_SIZE) { > - BdfValue = MmioRead32 (BdfEntry); > - if (BdfValue == ConfigBase) { > - return TRUE; > - } > - } > - > - return FALSE; > -} > - > -/** > - Get the physical address of a configuration space register. > - > - Implement a workaround to avoid generation of slave errors from the bus. That > - is, retrieve the PCI Express Base Address via a PCD entry, add the incomming > - address with that base address and check whether this converted address > - points to a accessible BDF. If it is not accessible, return the address > - of a dummy location so that a read from it does not cause a slave error. > - > - In addition to this, implement a workaround for accessing the root port's > - configuration space. The root port configuration space is not contiguous > - with the rest of the downstream hierarchy configuration space. So determine > - whether the specified address is for the root port and use a different base > - address for it. > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @return Physical address of the configuration register that corresponds to the > - PCI configuration register specified by input parameter 'Address'. > - > -**/ > -STATIC > -VOID* > -GetPciExpressAddress ( > - IN UINTN Address > - ) > -{ > - UINT8 Bus, Device, Function; > - UINTN ConfigAddress; > - > - Bus = GET_BUS_NUM (Address); > - Device = GET_DEV_NUM (Address); > - Function = GET_FUNC_NUM (Address); > - > - if ((Bus == 0) && (Device == 0) && (Function == 0)) { > - ConfigAddress = PcdGet32 (PcdPcieRootPortConfigBaseAddress) + Address; > - } else { > - ConfigAddress = PcdGet64 (PcdPciExpressBaseAddress) + Address; > - if (!IsBdfValid(Address)) { > - ConfigAddress = (UINTN)&mDummyConfigData; > - } > - } > - > - return (VOID *)ConfigAddress; > -} > - > -/** > - Reads an 8-bit PCI configuration register. > - > - Reads and returns the 8-bit PCI configuration register specified by Address. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @return The read value from the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressRead8 ( > - IN UINTN Address > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioRead8 ((UINTN)GetPciExpressAddress (Address)); > -} > - > -/** > - Writes an 8-bit PCI configuration register. > - > - Writes the 8-bit PCI configuration register specified by Address with the > - value specified by Value. Value is returned. This function must guarantee > - that all PCI read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param Value The value to write. > - > - @return The value written to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressWrite8 ( > - IN UINTN Address, > - IN UINT8 Value > - ) > -{ > - UINT8 Bus, Device, Function; > - UINT8 Offset; > - UINT32 Data; > - > - ASSERT_INVALID_PCI_ADDRESS (Address); > - > - Bus = GET_BUS_NUM (Address); > - Device = GET_DEV_NUM (Address); > - Function = GET_FUNC_NUM (Address); > - > - // > - // 8-bit and 16-bit writes to root port config space is not supported due to > - // a hardware limitation. As a workaround, perform a read-update-write > - // sequence on the whole 32-bit word of the root port config register such > - // that only the specified 8-bits of that word are updated. > - // > - if ((Bus == 0) && (Device == 0) && (Function == 0)) { > - Offset = Address & 0x3; > - Address &= 0xFFFFFFFC; > - Data = MmioRead32 ((UINTN)GetPciExpressAddress (Address)); > - Data &= ~(0xFF << (8 * Offset)); > - Data |= (Value << (8 * Offset)); > - MmioWrite32 ((UINTN)GetPciExpressAddress (Address), Data); > - return Value; > - } > - > - return MmioWrite8 ((UINTN)GetPciExpressAddress (Address), Value); > -} > - > -/** > - Performs a bitwise OR of an 8-bit PCI configuration register with > - an 8-bit value. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 8-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressOr8 ( > - IN UINTN Address, > - IN UINT8 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioOr8 ((UINTN)GetPciExpressAddress (Address), OrData); > -} > - > -/** > - Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit > - value. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 8-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressAnd8 ( > - IN UINTN Address, > - IN UINT8 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAnd8 ((UINTN)GetPciExpressAddress (Address), AndData); > -} > - > -/** > - Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit > - value, followed a bitwise OR with another 8-bit value. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, > - performs a bitwise OR between the result of the AND operation and > - the value specified by OrData, and writes the result to the 8-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressAndThenOr8 ( > - IN UINTN Address, > - IN UINT8 AndData, > - IN UINT8 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAndThenOr8 ( > - (UINTN)GetPciExpressAddress (Address), > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a bit field of a PCI configuration register. > - > - Reads the bit field in an 8-bit PCI configuration register. The bit field is > - specified by the StartBit and the EndBit. The value of the bit field is > - returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If StartBit is greater than 7, then ASSERT(). > - If EndBit is greater than 7, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - > - @param Address The PCI configuration register to read. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..7. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..7. > - > - @return The value of the bit field read from the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressBitFieldRead8 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldRead8 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit > - ); > -} > - > -/** > - Writes a bit field to a PCI configuration register. > - > - Writes Value to the bit field of the PCI configuration register. The bit > - field is specified by the StartBit and the EndBit. All other bits in the > - destination PCI configuration register are preserved. The new value of the > - 8-bit register is returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If StartBit is greater than 7, then ASSERT(). > - If EndBit is greater than 7, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..7. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..7. > - @param Value The new value of the bit field. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressBitFieldWrite8 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT8 Value > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldWrite8 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - Value > - ); > -} > - > -/** > - Reads a bit field in an 8-bit PCI configuration, performs a bitwise OR, and > - writes the result back to the bit field in the 8-bit port. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 8-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. Extra left bits in OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If StartBit is greater than 7, then ASSERT(). > - If EndBit is greater than 7, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..7. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..7. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressBitFieldOr8 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT8 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldOr8 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - OrData > - ); > -} > - > -/** > - Reads a bit field in an 8-bit PCI configuration register, performs a bitwise > - AND, and writes the result back to the bit field in the 8-bit register. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 8-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. Extra left bits in AndData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If StartBit is greater than 7, then ASSERT(). > - If EndBit is greater than 7, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..7. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..7. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressBitFieldAnd8 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT8 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAnd8 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData > - ); > -} > - > -/** > - Reads a bit field in an 8-bit port, performs a bitwise AND followed by a > - bitwise OR, and writes the result back to the bit field in the > - 8-bit port. > - > - Reads the 8-bit PCI configuration register specified by Address, performs a > - bitwise AND followed by a bitwise OR between the read result and > - the value specified by AndData, and writes the result to the 8-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. Extra left bits in both AndData and > - OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If StartBit is greater than 7, then ASSERT(). > - If EndBit is greater than 7, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..7. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..7. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT8 > -EFIAPI > -PciExpressBitFieldAndThenOr8 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT8 AndData, > - IN UINT8 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAndThenOr8 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a 16-bit PCI configuration register. > - > - Reads and returns the 16-bit PCI configuration register specified by Address. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @return The read value from the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressRead16 ( > - IN UINTN Address > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioRead16 ((UINTN)GetPciExpressAddress (Address)); > -} > - > -/** > - Writes a 16-bit PCI configuration register. > - > - Writes the 16-bit PCI configuration register specified by Address with the > - value specified by Value. Value is returned. This function must guarantee > - that all PCI read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param Value The value to write. > - > - @return The value written to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressWrite16 ( > - IN UINTN Address, > - IN UINT16 Value > - ) > -{ > - UINT8 Bus, Device, Function; > - UINT8 Offset; > - UINT32 Data; > - > - ASSERT_INVALID_PCI_ADDRESS (Address); > - > - Bus = GET_BUS_NUM (Address); > - Device = GET_DEV_NUM (Address); > - Function = GET_FUNC_NUM (Address); > - > - // > - // 8-bit and 16-bit writes to root port config space is not supported due to > - // a hardware limitation. As a workaround, perform a read-update-write > - // sequence on the whole 32-bit word of the root port config register such > - // that only the specified 16-bits of that word are updated. > - // > - if ((Bus == 0) && (Device == 0) && (Function == 0)) { > - Offset = Address & 0x3; > - Address &= 0xFFFFFFFC; > - Data = MmioRead32 ((UINTN)GetPciExpressAddress (Address)); > - Data &= ~(0xFFFF << (8 * Offset)); > - Data |= (Value << (8 * Offset)); > - MmioWrite32 ((UINTN)GetPciExpressAddress (Address), Data); > - return Value; > - } > - > - return MmioWrite16 ((UINTN)GetPciExpressAddress (Address), Value); > -} > - > -/** > - Performs a bitwise OR of a 16-bit PCI configuration register with > - a 16-bit value. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 16-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressOr16 ( > - IN UINTN Address, > - IN UINT16 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioOr16 ((UINTN)GetPciExpressAddress (Address), OrData); > -} > - > -/** > - Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit > - value. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 16-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressAnd16 ( > - IN UINTN Address, > - IN UINT16 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAnd16 ((UINTN)GetPciExpressAddress (Address), AndData); > -} > - > -/** > - Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit > - value, followed a bitwise OR with another 16-bit value. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, > - performs a bitwise OR between the result of the AND operation and > - the value specified by OrData, and writes the result to the 16-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressAndThenOr16 ( > - IN UINTN Address, > - IN UINT16 AndData, > - IN UINT16 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAndThenOr16 ( > - (UINTN)GetPciExpressAddress (Address), > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a bit field of a PCI configuration register. > - > - Reads the bit field in a 16-bit PCI configuration register. The bit field is > - specified by the StartBit and the EndBit. The value of the bit field is > - returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - If StartBit is greater than 15, then ASSERT(). > - If EndBit is greater than 15, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - > - @param Address The PCI configuration register to read. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..15. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..15. > - > - @return The value of the bit field read from the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressBitFieldRead16 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldRead16 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit > - ); > -} > - > -/** > - Writes a bit field to a PCI configuration register. > - > - Writes Value to the bit field of the PCI configuration register. The bit > - field is specified by the StartBit and the EndBit. All other bits in the > - destination PCI configuration register are preserved. The new value of the > - 16-bit register is returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - If StartBit is greater than 15, then ASSERT(). > - If EndBit is greater than 15, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..15. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..15. > - @param Value The new value of the bit field. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressBitFieldWrite16 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT16 Value > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldWrite16 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - Value > - ); > -} > - > -/** > - Reads a bit field in a 16-bit PCI configuration, performs a bitwise OR, and > - writes the result back to the bit field in the 16-bit port. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 16-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. Extra left bits in OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - If StartBit is greater than 15, then ASSERT(). > - If EndBit is greater than 15, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..15. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..15. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressBitFieldOr16 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT16 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldOr16 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - OrData > - ); > -} > - > -/** > - Reads a bit field in a 16-bit PCI configuration register, performs a bitwise > - AND, and writes the result back to the bit field in the 16-bit register. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 16-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. Extra left bits in AndData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - If StartBit is greater than 15, then ASSERT(). > - If EndBit is greater than 15, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..15. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..15. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressBitFieldAnd16 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT16 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAnd16 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData > - ); > -} > - > -/** > - Reads a bit field in a 16-bit port, performs a bitwise AND followed by a > - bitwise OR, and writes the result back to the bit field in the > - 16-bit port. > - > - Reads the 16-bit PCI configuration register specified by Address, performs a > - bitwise AND followed by a bitwise OR between the read result and > - the value specified by AndData, and writes the result to the 16-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. Extra left bits in both AndData and > - OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 16-bit boundary, then ASSERT(). > - If StartBit is greater than 15, then ASSERT(). > - If EndBit is greater than 15, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..15. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..15. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT16 > -EFIAPI > -PciExpressBitFieldAndThenOr16 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT16 AndData, > - IN UINT16 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAndThenOr16 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a 32-bit PCI configuration register. > - > - Reads and returns the 32-bit PCI configuration register specified by Address. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - > - @return The read value from the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressRead32 ( > - IN UINTN Address > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioRead32 ((UINTN)GetPciExpressAddress (Address)); > -} > - > -/** > - Writes a 32-bit PCI configuration register. > - > - Writes the 32-bit PCI configuration register specified by Address with the > - value specified by Value. Value is returned. This function must guarantee > - that all PCI read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param Value The value to write. > - > - @return The value written to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressWrite32 ( > - IN UINTN Address, > - IN UINT32 Value > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioWrite32 ((UINTN)GetPciExpressAddress (Address), Value); > -} > - > -/** > - Performs a bitwise OR of a 32-bit PCI configuration register with > - a 32-bit value. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 32-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressOr32 ( > - IN UINTN Address, > - IN UINT32 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioOr32 ((UINTN)GetPciExpressAddress (Address), OrData); > -} > - > -/** > - Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit > - value. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 32-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressAnd32 ( > - IN UINTN Address, > - IN UINT32 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAnd32 ((UINTN)GetPciExpressAddress (Address), AndData); > -} > - > -/** > - Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit > - value, followed a bitwise OR with another 32-bit value. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, > - performs a bitwise OR between the result of the AND operation and > - the value specified by OrData, and writes the result to the 32-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - > - @param Address The address that encodes the PCI Bus, Device, Function and > - Register. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressAndThenOr32 ( > - IN UINTN Address, > - IN UINT32 AndData, > - IN UINT32 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioAndThenOr32 ( > - (UINTN)GetPciExpressAddress (Address), > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a bit field of a PCI configuration register. > - > - Reads the bit field in a 32-bit PCI configuration register. The bit field is > - specified by the StartBit and the EndBit. The value of the bit field is > - returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - If StartBit is greater than 31, then ASSERT(). > - If EndBit is greater than 31, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - > - @param Address The PCI configuration register to read. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..31. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..31. > - > - @return The value of the bit field read from the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressBitFieldRead32 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldRead32 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit > - ); > -} > - > -/** > - Writes a bit field to a PCI configuration register. > - > - Writes Value to the bit field of the PCI configuration register. The bit > - field is specified by the StartBit and the EndBit. All other bits in the > - destination PCI configuration register are preserved. The new value of the > - 32-bit register is returned. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - If StartBit is greater than 31, then ASSERT(). > - If EndBit is greater than 31, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..31. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..31. > - @param Value The new value of the bit field. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressBitFieldWrite32 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT32 Value > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldWrite32 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - Value > - ); > -} > - > -/** > - Reads a bit field in a 32-bit PCI configuration, performs a bitwise OR, and > - writes the result back to the bit field in the 32-bit port. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise OR between the read result and the value specified by > - OrData, and writes the result to the 32-bit PCI configuration register > - specified by Address. The value written to the PCI configuration register is > - returned. This function must guarantee that all PCI read and write operations > - are serialized. Extra left bits in OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - If StartBit is greater than 31, then ASSERT(). > - If EndBit is greater than 31, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..31. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..31. > - @param OrData The value to OR with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressBitFieldOr32 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT32 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldOr32 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - OrData > - ); > -} > - > -/** > - Reads a bit field in a 32-bit PCI configuration register, performs a bitwise > - AND, and writes the result back to the bit field in the 32-bit register. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise AND between the read result and the value specified by AndData, and > - writes the result to the 32-bit PCI configuration register specified by > - Address. The value written to the PCI configuration register is returned. > - This function must guarantee that all PCI read and write operations are > - serialized. Extra left bits in AndData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - If StartBit is greater than 31, then ASSERT(). > - If EndBit is greater than 31, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..31. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..31. > - @param AndData The value to AND with the PCI configuration register. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressBitFieldAnd32 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT32 AndData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAnd32 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData > - ); > -} > - > -/** > - Reads a bit field in a 32-bit port, performs a bitwise AND followed by a > - bitwise OR, and writes the result back to the bit field in the > - 32-bit port. > - > - Reads the 32-bit PCI configuration register specified by Address, performs a > - bitwise AND followed by a bitwise OR between the read result and > - the value specified by AndData, and writes the result to the 32-bit PCI > - configuration register specified by Address. The value written to the PCI > - configuration register is returned. This function must guarantee that all PCI > - read and write operations are serialized. Extra left bits in both AndData and > - OrData are stripped. > - > - If Address > 0x0FFFFFFF, then ASSERT(). > - If Address is not aligned on a 32-bit boundary, then ASSERT(). > - If StartBit is greater than 31, then ASSERT(). > - If EndBit is greater than 31, then ASSERT(). > - If EndBit is less than StartBit, then ASSERT(). > - If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). > - > - @param Address The PCI configuration register to write. > - @param StartBit The ordinal of the least significant bit in the bit field. > - Range 0..31. > - @param EndBit The ordinal of the most significant bit in the bit field. > - Range 0..31. > - @param AndData The value to AND with the PCI configuration register. > - @param OrData The value to OR with the result of the AND operation. > - > - @return The value written back to the PCI configuration register. > - > -**/ > -UINT32 > -EFIAPI > -PciExpressBitFieldAndThenOr32 ( > - IN UINTN Address, > - IN UINTN StartBit, > - IN UINTN EndBit, > - IN UINT32 AndData, > - IN UINT32 OrData > - ) > -{ > - ASSERT_INVALID_PCI_ADDRESS (Address); > - return MmioBitFieldAndThenOr32 ( > - (UINTN)GetPciExpressAddress (Address), > - StartBit, > - EndBit, > - AndData, > - OrData > - ); > -} > - > -/** > - Reads a range of PCI configuration registers into a caller supplied buffer. > - > - Reads the range of PCI configuration registers specified by StartAddress and > - Size into the buffer specified by Buffer. This function only allows the PCI > - configuration registers from a single PCI function to be read. Size is > - returned. When possible 32-bit PCI configuration read cycles are used to read > - from StartAdress to StartAddress + Size. Due to alignment restrictions, 8-bit > - and 16-bit PCI configuration read cycles may be used at the beginning and the > - end of the range. > - > - If StartAddress > 0x0FFFFFFF, then ASSERT(). > - If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT(). > - If Size > 0 and Buffer is NULL, then ASSERT(). > - > - @param StartAddress The starting address that encodes the PCI Bus, Device, > - Function and Register. > - @param Size The size in bytes of the transfer. > - @param Buffer The pointer to a buffer receiving the data read. > - > - @return Size read data from StartAddress. > - > -**/ > -UINTN > -EFIAPI > -PciExpressReadBuffer ( > - IN UINTN StartAddress, > - IN UINTN Size, > - OUT VOID *Buffer > - ) > -{ > - UINTN ReturnValue; > - > - ASSERT_INVALID_PCI_ADDRESS (StartAddress); > - ASSERT (((StartAddress & 0xFFF) + Size) <= 0x1000); > - > - if (Size == 0) { > - return Size; > - } > - > - ASSERT (Buffer != NULL); > - > - // > - // Save Size for return > - // > - ReturnValue = Size; > - > - if ((StartAddress & 1) != 0) { > - // > - // Read a byte if StartAddress is byte aligned > - // > - *(volatile UINT8 *)Buffer = PciExpressRead8 (StartAddress); > - StartAddress += sizeof (UINT8); > - Size -= sizeof (UINT8); > - Buffer = (UINT8*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT16) && (StartAddress & 2) != 0) { > - // > - // Read a word if StartAddress is word aligned > - // > - WriteUnaligned16 ((UINT16 *) Buffer, (UINT16) PciExpressRead16 (StartAddress)); > - > - StartAddress += sizeof (UINT16); > - Size -= sizeof (UINT16); > - Buffer = (UINT16*)Buffer + 1; > - } > - > - while (Size >= sizeof (UINT32)) { > - // > - // Read as many double words as possible > - // > - WriteUnaligned32 ((UINT32 *) Buffer, (UINT32) PciExpressRead32 (StartAddress)); > - > - StartAddress += sizeof (UINT32); > - Size -= sizeof (UINT32); > - Buffer = (UINT32*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT16)) { > - // > - // Read the last remaining word if exist > - // > - WriteUnaligned16 ((UINT16 *) Buffer, (UINT16) PciExpressRead16 (StartAddress)); > - StartAddress += sizeof (UINT16); > - Size -= sizeof (UINT16); > - Buffer = (UINT16*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT8)) { > - // > - // Read the last remaining byte if exist > - // > - *(volatile UINT8 *)Buffer = PciExpressRead8 (StartAddress); > - } > - > - return ReturnValue; > -} > - > -/** > - Copies the data in a caller supplied buffer to a specified range of PCI > - configuration space. > - > - Writes the range of PCI configuration registers specified by StartAddress and > - Size from the buffer specified by Buffer. This function only allows the PCI > - configuration registers from a single PCI function to be written. Size is > - returned. When possible 32-bit PCI configuration write cycles are used to > - write from StartAdress to StartAddress + Size. Due to alignment restrictions, > - 8-bit and 16-bit PCI configuration write cycles may be used at the beginning > - and the end of the range. > - > - If StartAddress > 0x0FFFFFFF, then ASSERT(). > - If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT(). > - If Size > 0 and Buffer is NULL, then ASSERT(). > - > - @param StartAddress The starting address that encodes the PCI Bus, Device, > - Function and Register. > - @param Size The size in bytes of the transfer. > - @param Buffer The pointer to a buffer containing the data to write. > - > - @return Size written to StartAddress. > - > -**/ > -UINTN > -EFIAPI > -PciExpressWriteBuffer ( > - IN UINTN StartAddress, > - IN UINTN Size, > - IN VOID *Buffer > - ) > -{ > - UINTN ReturnValue; > - > - ASSERT_INVALID_PCI_ADDRESS (StartAddress); > - ASSERT (((StartAddress & 0xFFF) + Size) <= 0x1000); > - > - if (Size == 0) { > - return 0; > - } > - > - ASSERT (Buffer != NULL); > - > - // > - // Save Size for return > - // > - ReturnValue = Size; > - > - if ((StartAddress & 1) != 0) { > - // > - // Write a byte if StartAddress is byte aligned > - // > - PciExpressWrite8 (StartAddress, *(UINT8*)Buffer); > - StartAddress += sizeof (UINT8); > - Size -= sizeof (UINT8); > - Buffer = (UINT8*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT16) && (StartAddress & 2) != 0) { > - // > - // Write a word if StartAddress is word aligned > - // > - PciExpressWrite16 (StartAddress, ReadUnaligned16 ((UINT16*)Buffer)); > - StartAddress += sizeof (UINT16); > - Size -= sizeof (UINT16); > - Buffer = (UINT16*)Buffer + 1; > - } > - > - while (Size >= sizeof (UINT32)) { > - // > - // Write as many double words as possible > - // > - PciExpressWrite32 (StartAddress, ReadUnaligned32 ((UINT32*)Buffer)); > - StartAddress += sizeof (UINT32); > - Size -= sizeof (UINT32); > - Buffer = (UINT32*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT16)) { > - // > - // Write the last remaining word if exist > - // > - PciExpressWrite16 (StartAddress, ReadUnaligned16 ((UINT16*)Buffer)); > - StartAddress += sizeof (UINT16); > - Size -= sizeof (UINT16); > - Buffer = (UINT16*)Buffer + 1; > - } > - > - if (Size >= sizeof (UINT8)) { > - // > - // Write the last remaining byte if exist > - // > - PciExpressWrite8 (StartAddress, *(UINT8*)Buffer); > - } > - > - return ReturnValue; > -} > diff --git a/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.inf b/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.inf > deleted file mode 100644 > index acb6fb6219..0000000000 > --- a/Silicon/ARM/NeoverseN1Soc/Library/NeoverseN1SocPciExpressLib/PciExpressLib.inf > +++ /dev/null > @@ -1,56 +0,0 @@ > -## @file > -# Instance of PCI Express Library using the 256 MB PCI Express MMIO window. > -# > -# PCI Express Library that uses the 256 MB PCI Express MMIO window to perform > -# PCI Configuration cycles. Layers on top of an I/O Library instance. > -# > -# Copyright (c) 2007 - 2018, Intel Corporation. All rights reserved. > -# > -# This library is inherited from MdePkg/Library/BasePciExpressLib. On > -# NeoverseN1 SoC, with the unmodified version of this library, a slave error is > -# generated when host accesses the config space of a non-available device or > -# unimplemented function on a given bus. In order to resolve this for > -# NeoverseN1 SoC, a modified version of the MdePkg/Library/BasePciExpressLib > -# library is used. The modification includes a check to determine whether the > -# incoming PCI address can be safely accessed. > -# > -# In addition to this, the NeoverseN1 SoC has two other limitations which > -# affect the access to the PCIe root port: > -# 1. ECAM space is not contiguous, root port ECAM (BDF = 0:0:0) is isolated > -# from rest of the downstream hierarchy ECAM space. > -# 2. Root port ECAM space is not capable of 8bit/16bit writes. > -# This library includes workaround for these limitations as well. > -# > -# Copyright (c) 2020, ARM Limited. All rights reserved. > -# > -# SPDX-License-Identifier: BSD-2-Clause-Patent > -# > -## > - > -[Defines] > - INF_VERSION = 0x0001001A > - BASE_NAME = BasePciExpressLib > - FILE_GUID = b378dd06-de7f-4e8c-8fb0-5126adfb34bf > - MODULE_TYPE = BASE > - VERSION_STRING = 1.0 > - LIBRARY_CLASS = PciExpressLib > - > -[Sources] > - PciExpressLib.c > - > -[Packages] > - MdePkg/MdePkg.dec > - Silicon/ARM/NeoverseN1Soc/NeoverseN1Soc.dec > - > -[FixedPcd] > - gArmNeoverseN1SocTokenSpaceGuid.PcdPcieRootPortConfigBaseAddress > - gArmNeoverseN1SocTokenSpaceGuid.PcdPcieRootPortConfigBaseSize > - > -[LibraryClasses] > - BaseLib > - DebugLib > - IoLib > - PcdLib > - > -[Pcd] > - gEfiMdePkgTokenSpaceGuid.PcdPciExpressBaseAddress ## CONSUMES