From: "Abner Chang" <abner.chang@hpe.com>
To: "Kinney, Michael D" <michael.d.kinney@intel.com>,
Leif Lindholm <leif@nuviainc.com>,
"devel@edk2.groups.io" <devel@edk2.groups.io>
Cc: Andrew Fish <afish@apple.com>, Sami Mujawar <Sami.Mujawar@arm.com>
Subject: Re: [edk2-devel] [PATCH 01/79] ProcessorPkg/Include: Add header files of RISC-V processor package
Date: Thu, 13 Jan 2022 05:13:00 +0000 [thread overview]
Message-ID: <PH7PR84MB18850D396C80A28217D8B649FF539@PH7PR84MB1885.NAMPRD84.PROD.OUTLOOK.COM> (raw)
In-Reply-To: <CO1PR11MB49291799E1B089BA297BE262D2509@CO1PR11MB4929.namprd11.prod.outlook.com>
Hi Mike,
> -----Original Message-----
> From: Kinney, Michael D <michael.d.kinney@intel.com>
> Sent: Monday, January 10, 2022 11:55 PM
> To: Leif Lindholm <leif@nuviainc.com>; devel@edk2.groups.io; Chang, Abner
> (HPS SW/FW Technologist) <abner.chang@hpe.com>; Kinney, Michael D
> <michael.d.kinney@intel.com>
> Cc: Andrew Fish <afish@apple.com>; Sami Mujawar
> <Sami.Mujawar@arm.com>
> Subject: RE: [edk2-devel] [PATCH 01/79] ProcessorPkg/Include: Add header
> files of RISC-V processor package
>
> Hi Abner,
>
> I would also like to see some proposals on adding the RiscV CPU scoped
> content
> to the existing MdePkg/UefiCpuPkg instead of adding a new top level CPU
> package.
>
> There is already some work started to move some of the ARM specific
> content
> from ARM CPU packages into MdePkg.
>
Could you please give me some reference of PRs or patches that move ARM CPU package into Mde(Module)Pkg? I would like to see what kind of ARM edk2 drivers/libraries were moved into those common packages.
Thanks
Abner
> Thanks,
>
> Mike
>
> > -----Original Message-----
> > From: Leif Lindholm <leif@nuviainc.com>
> > Sent: Monday, January 10, 2022 5:11 AM
> > To: devel@edk2.groups.io; Chang, Abner <abner.chang@hpe.com>
> > Cc: Andrew Fish <afish@apple.com>; Kinney, Michael D
> <michael.d.kinney@intel.com>; Sami Mujawar <Sami.Mujawar@arm.com>
> > Subject: Re: [edk2-devel] [PATCH 01/79] ProcessorPkg/Include: Add
> header files of RISC-V processor package
> >
> > On Sat, Jan 08, 2022 at 12:07:53 +0800, Abner Chang wrote:
> > > (This is migrated from edk2-platforms:Silicon/RISC-V)
> > >
> > > RISC-V processor package library definitions.
> > >
> > > IndustryStandard/RiscV.h
> > > -Add RiscV.h which conform with RISC-V Privilege Spec v1.10.
> > >
> > > RiscVImpl.h
> > > -Definition of EDK2 RISC-V implementation.
> > >
> > > Signed-off-by: Abner Chang <abner.chang@hpe.com>
> > > Co-authored-by: Daniel Schaefer <daniel.schaefer@hpe.com>
> > > Co-authored-by: Gilbert Chen <gilbert.chen@hpe.com>
> > > Reviewed-by: Leif Lindholm <leif.lindholm@linaro.org>
> >
> > Hmm, no.
> > I gave a reviewed-by for that patch to be merged into edk2-platforms
> > once upon a time. This is not relevant for migration to edk2.
> >
> > My proposal for migrating this code would be as follows:
> > - Announce a hold on merging new code to RiscV portions of
> > edk2-platforms.
> > - Apply any and all bugfixes and CI/uncrustify fixes in place in
> > edk2-platforms.
> > - Get some level of agreement for what to do instead of
> > RiscVPlatformPkg - i.e. slot into MdeModulePkg instead.
> > - If that cannot be reached within a few days, create a new
> > top-level directory called "CommonPlatformPkg" or something,
> > with you, Daniel(/Gilbert?), Sami, me as maintainers.
> > - Move all of the RiscVPlatformPkg code under there instead.
> > - I'll follow with ArmPlatformPkg.
> > - PC/AT code should move across too over time.
> > - Move the rest of the code across unmodified as massive single
> > patches per package (potentially more patches than that for
> > RiscVPlatformPkg).
> > - Drop all existing Reviewed-by/Acked-by.
> > - After each "move" patch, insert a "fixup" patch to address the
> > things that need fixing due to path/name changes.
> >
> > /
> > Leif
> >
> > > Cc: Leif Lindholm <leif.lindholm@linaro.org>
> > > Cc: Gilbert Chen <gilbert.chen@hpe.com>
> > > ---
> > > .../Include/IndustryStandard/RiscV.h | 156 ++++++++++++++++++
> > > .../RISC-V/ProcessorPkg/Include/RiscVImpl.h | 87 ++++++++++
> > > 2 files changed, 243 insertions(+)
> > > create mode 100644 Silicon/RISC-
> V/ProcessorPkg/Include/IndustryStandard/RiscV.h
> > > create mode 100644 Silicon/RISC-V/ProcessorPkg/Include/RiscVImpl.h
> > >
> > > diff --git a/Silicon/RISC-
> V/ProcessorPkg/Include/IndustryStandard/RiscV.h b/Silicon/RISC-
> > V/ProcessorPkg/Include/IndustryStandard/RiscV.h
> > > new file mode 100644
> > > index 0000000000..2a992394ed
> > > --- /dev/null
> > > +++ b/Silicon/RISC-V/ProcessorPkg/Include/IndustryStandard/RiscV.h
> > > @@ -0,0 +1,156 @@
> > > +/** @file
> > > + RISC-V package definitions.
> > > +
> > > + Copyright (c) 2019, Hewlett Packard Enterprise Development LP. All
> rights reserved.<BR>
> > > +
> > > + SPDX-License-Identifier: BSD-2-Clause-Patent
> > > +
> > > +**/
> > > +
> > > +#ifndef RISCV_INDUSTRY_STANDARD_H_
> > > +#define RISCV_INDUSTRY_STANDARD_H_
> > > +
> > > +#if defined (MDE_CPU_RISCV64)
> > > +#define RISC_V_XLEN_BITS 64
> > > +#else
> > > +#endif
> > > +
> > > +#define RISC_V_ISA_ATOMIC_EXTENSION (0x00000001 << 0)
> > > +#define RISC_V_ISA_BIT_OPERATION_EXTENSION (0x00000001 <<
> 1)
> > > +#define RISC_V_ISA_COMPRESSED_EXTENSION (0x00000001 << 2)
> > > +#define RISC_V_ISA_DOUBLE_PRECISION_FP_EXTENSION
> (0x00000001 << 3)
> > > +#define RISC_V_ISA_RV32E_ISA (0x00000001 << 4)
> > > +#define RISC_V_ISA_SINGLE_PRECISION_FP_EXTENSION (0x00000001
> << 5)
> > > +#define RISC_V_ISA_ADDITIONAL_STANDARD_EXTENSION
> (0x00000001 << 6)
> > > +#define RISC_V_ISA_RESERVED_1 (0x00000001 << 7)
> > > +#define RISC_V_ISA_INTEGER_ISA_EXTENSION (0x00000001 << 8)
> > > +#define
> RISC_V_ISA_DYNAMICALLY_TRANSLATED_LANGUAGE_EXTENSION
> (0x00000001 << 9)
> > > +#define RISC_V_ISA_RESERVED_2 (0x00000001 << 10)
> > > +#define RISC_V_ISA_DECIMAL_FP_EXTENSION (0x00000001 << 11)
> > > +#define RISC_V_ISA_INTEGER_MUL_DIV_EXTENSION (0x00000001
> << 12)
> > > +#define RISC_V_ISA_USER_LEVEL_INTERRUPT_SUPPORTED
> (0x00000001 << 13)
> > > +#define RISC_V_ISA_RESERVED_3 (0x00000001 << 14)
> > > +#define RISC_V_ISA_PACKED_SIMD_EXTENSION (0x00000001 <<
> 15)
> > > +#define RISC_V_ISA_QUAD_PRECISION_FP_EXTENSION (0x00000001
> << 16)
> > > +#define RISC_V_ISA_RESERVED_4 (0x00000001 << 17)
> > > +#define RISC_V_ISA_SUPERVISOR_MODE_IMPLEMENTED
> (0x00000001 << 18)
> > > +#define RISC_V_ISA_TRANSATIONAL_MEMORY_EXTENSION
> (0x00000001 << 19)
> > > +#define RISC_V_ISA_USER_MODE_IMPLEMENTED (0x00000001 <<
> 20)
> > > +#define RISC_V_ISA_VECTOR_EXTENSION (0x00000001 << 21)
> > > +#define RISC_V_ISA_RESERVED_5 (0x00000001 << 22)
> > > +#define RISC_V_ISA_NON_STANDARD_EXTENSION (0x00000001
> << 23)
> > > +#define RISC_V_ISA_RESERVED_6 (0x00000001 << 24)
> > > +#define RISC_V_ISA_RESERVED_7 (0x00000001 << 25)
> > > +
> > > +//
> > > +// RISC-V CSR definitions.
> > > +//
> > > +//
> > > +// Machine information
> > > +//
> > > +#define RISCV_CSR_MACHINE_MVENDORID 0xF11
> > > +#define RISCV_CSR_MACHINE_MARCHID 0xF12
> > > +#define RISCV_CSR_MACHINE_MIMPID 0xF13
> > > +#define RISCV_CSR_MACHINE_HARRID 0xF14
> > > +//
> > > +// Machine Trap Setup.
> > > +//
> > > +#define RISCV_CSR_MACHINE_MSTATUS 0x300
> > > +#define RISCV_CSR_MACHINE_MISA 0x301
> > > +#define RISCV_CSR_MACHINE_MEDELEG 0x302
> > > +#define RISCV_CSR_MACHINE_MIDELEG 0x303
> > > +#define RISCV_CSR_MACHINE_MIE 0x304
> > > +#define RISCV_CSR_MACHINE_MTVEC 0x305
> > > +
> > > +#define RISCV_TIMER_COMPARE_BITS 32
> > > +//
> > > +// Machine Timer and Counter.
> > > +//
> > > +//#define RISCV_CSR_MACHINE_MTIME 0x701
> > > +//#define RISCV_CSR_MACHINE_MTIMEH 0x741
> > > +//
> > > +// Machine Trap Handling.
> > > +//
> > > +#define RISCV_CSR_MACHINE_MSCRATCH 0x340
> > > +#define RISCV_CSR_MACHINE_MEPC 0x341
> > > +#define RISCV_CSR_MACHINE_MCAUSE 0x342
> > > + #define MACHINE_MCAUSE_EXCEPTION_ MASK 0x0f
> > > + #define MACHINE_MCAUSE_INTERRUPT (RISC_V_XLEN_BITS - 1)
> > > +#define RISCV_CSR_MACHINE_MBADADDR 0x343
> > > +#define RISCV_CSR_MACHINE_MIP 0x344
> > > +
> > > +//
> > > +// Machine Protection and Translation.
> > > +//
> > > +#define RISCV_CSR_MACHINE_MBASE 0x380
> > > +#define RISCV_CSR_MACHINE_MBOUND 0x381
> > > +#define RISCV_CSR_MACHINE_MIBASE 0x382
> > > +#define RISCV_CSR_MACHINE_MIBOUND 0x383
> > > +#define RISCV_CSR_MACHINE_MDBASE 0x384
> > > +#define RISCV_CSR_MACHINE_MDBOUND 0x385
> > > +
> > > +//
> > > +// Supervisor mode CSR.
> > > +//
> > > +#define RISCV_CSR_SUPERVISOR_SSTATUS 0x100
> > > + #define SSTATUS_SIE_BIT_POSITION 1
> > > + #define SSTATUS_SPP_BIT_POSITION 8
> > > +#define RISCV_CSR_SUPERVISOR_SIE 0x104
> > > +#define RISCV_CSR_SUPERVISOR_SSCRATCH 0x140
> > > +#define RISCV_CSR_SUPERVISOR_SEPC 0x141
> > > +#define RISCV_CSR_SUPERVISOR_SCAUSE 0x142
> > > + #define SCAUSE_USER_SOFTWARE_INT 0
> > > + #define SCAUSE_SUPERVISOR_SOFTWARE_INT 1
> > > + #define SCAUSE_USER_TIMER_INT 4
> > > + #define SCAUSE_SUPERVISOR_TIMER_INT 5
> > > + #define SCAUSE_USER_EXTERNAL_INT 8
> > > + #define SCAUSE_SUPERVISOR_EXTERNAL_INT 9
> > > +#define RISCV_CSR_SUPERVISOR_STVAL 0x143
> > > +#define RISCV_CSR_SUPERVISOR_SIP 0x144
> > > +#define RISCV_CSR_SUPERVISOR_SATP 0x180
> > > +
> > > +#if defined (MDE_CPU_RISCV64)
> > > + #define RISCV_SATP_MODE_MASK 0xF000000000000000
> > > + #define RISCV_SATP_MODE_BIT_POSITION 60
> > > +#endif
> > > + #define RISCV_SATP_MODE_OFF 0
> > > + #define RISCV_SATP_MODE_SV32 1
> > > + #define RISCV_SATP_MODE_SV39 8
> > > + #define RISCV_SATP_MODE_SV48 9
> > > + #define RISCV_SATP_MODE_SV57 10
> > > + #define RISCV_SATP_MODE_SV64 11
> > > +
> > > + #define SATP64_ASID_MASK 0x0FFFF00000000000
> > > + #define SATP64_PPN_MASK 0x00000FFFFFFFFFFF
> > > +
> > > +#define RISCV_CAUSE_MISALIGNED_FETCH 0x0
> > > +#define RISCV_CAUSE_FETCH_ACCESS 0x1
> > > +#define RISCV_CAUSE_ILLEGAL_INSTRUCTION 0x2
> > > +#define RISCV_CAUSE_BREAKPOINT 0x3
> > > +#define RISCV_CAUSE_MISALIGNED_LOAD 0x4
> > > +#define RISCV_CAUSE_LOAD_ACCESS 0x5
> > > +#define RISCV_CAUSE_MISALIGNED_STORE 0x6
> > > +#define RISCV_CAUSE_STORE_ACCESS 0x7
> > > +#define RISCV_CAUSE_USER_ECALL 0x8
> > > +#define RISCV_CAUSE_HYPERVISOR_ECALL 0x9
> > > +#define RISCV_CAUSE_SUPERVISOR_ECALL 0xa
> > > +#define RISCV_CAUSE_MACHINE_ECALL 0xb
> > > +#define RISCV_CAUSE_FETCH_PAGE_FAULT 0xc
> > > +#define RISCV_CAUSE_LOAD_PAGE_FAULT 0xd
> > > +#define RISCV_CAUSE_STORE_PAGE_FAULT 0xf
> > > +#define RISCV_CAUSE_FETCH_GUEST_PAGE_FAULT 0x14
> > > +#define RISCV_CAUSE_LOAD_GUEST_PAGE_FAULT 0x15
> > > +#define RISCV_CAUSE_STORE_GUEST_PAGE_FAULT 0x17
> > > +
> > > +//
> > > +// Machine Read-Write Shadow of Hypervisor Read-Only Registers
> > > +//
> > > +#define RISCV_CSR_HTIMEW 0xB01
> > > +#define RISCV_CSR_HTIMEHW 0xB81
> > > +//
> > > +// Machine Host-Target Interface (Non-Standard Berkeley Extension)
> > > +//
> > > +#define RISCV_CSR_MTOHOST 0x780
> > > +#define RISCV_CSR_MFROMHOST 0x781
> > > +
> > > +#endif
> > > diff --git a/Silicon/RISC-V/ProcessorPkg/Include/RiscVImpl.h
> b/Silicon/RISC-V/ProcessorPkg/Include/RiscVImpl.h
> > > new file mode 100644
> > > index 0000000000..14092df174
> > > --- /dev/null
> > > +++ b/Silicon/RISC-V/ProcessorPkg/Include/RiscVImpl.h
> > > @@ -0,0 +1,87 @@
> > > +/** @file
> > > + RISC-V package definitions.
> > > +
> > > + Copyright (c) 2016 - 2019, Hewlett Packard Enterprise Development LP.
> All rights reserved.<BR>
> > > +
> > > + SPDX-License-Identifier: BSD-2-Clause-Patent
> > > +
> > > +**/
> > > +
> > > +#ifndef RISCV_H_
> > > +#define RISCV_H_
> > > +
> > > +#include <Uefi.h>
> > > +#include <IndustryStandard/RiscV.h>
> > > +
> > > +#define _ASM_FUNC(Name, Section) \
> > > + .global Name ; \
> > > + .section #Section, "ax" ; \
> > > + .type Name, %function ; \
> > > + .p2align 2 ; \
> > > + Name:
> > > +
> > > +#define ASM_FUNC(Name) _ASM_FUNC(ASM_PFX(Name), .text. ##
> Name)
> > > +
> > > +#if defined (MDE_CPU_RISCV64)
> > > +typedef UINT64 RISC_V_REGS_PROTOTYPE;
> > > +#else
> > > +#endif
> > > +
> > > +//
> > > +// Structure for 128-bit value
> > > +//
> > > +typedef struct {
> > > + UINT64 Value64_L;
> > > + UINT64 Value64_H;
> > > +} RISCV_UINT128;
> > > +
> > > +#define RISCV_MACHINE_CONTEXT_SIZE 0x1000
> > > +typedef struct _RISCV_MACHINE_MODE_CONTEXT
> RISCV_MACHINE_MODE_CONTEXT;
> > > +
> > > +///
> > > +/// Exception handlers in context.
> > > +///
> > > +typedef struct _EXCEPTION_HANDLER_CONTEXT {
> > > + EFI_PHYSICAL_ADDRESS InstAddressMisalignedHander;
> > > + EFI_PHYSICAL_ADDRESS InstAccessFaultHander;
> > > + EFI_PHYSICAL_ADDRESS IllegalInstHander;
> > > + EFI_PHYSICAL_ADDRESS BreakpointHander;
> > > + EFI_PHYSICAL_ADDRESS LoadAddrMisalignedHander;
> > > + EFI_PHYSICAL_ADDRESS LoadAccessFaultHander;
> > > + EFI_PHYSICAL_ADDRESS StoreAmoAddrMisalignedHander;
> > > + EFI_PHYSICAL_ADDRESS StoreAmoAccessFaultHander;
> > > + EFI_PHYSICAL_ADDRESS EnvCallFromUModeHander;
> > > + EFI_PHYSICAL_ADDRESS EnvCallFromSModeHander;
> > > + EFI_PHYSICAL_ADDRESS EnvCallFromHModeHander;
> > > + EFI_PHYSICAL_ADDRESS EnvCallFromMModeHander;
> > > +} EXCEPTION_HANDLER_CONTEXT;
> > > +
> > > +///
> > > +/// Exception handlers in context.
> > > +///
> > > +typedef struct _INTERRUPT_HANDLER_CONTEXT {
> > > + EFI_PHYSICAL_ADDRESS SoftwareIntHandler;
> > > + EFI_PHYSICAL_ADDRESS TimerIntHandler;
> > > +} INTERRUPT_HANDLER_CONTEXT;
> > > +
> > > +///
> > > +/// Interrupt handlers in context.
> > > +///
> > > +typedef struct _TRAP_HANDLER_CONTEXT {
> > > + EXCEPTION_HANDLER_CONTEXT ExceptionHandlerContext;
> > > + INTERRUPT_HANDLER_CONTEXT IntHandlerContext;
> > > +} TRAP_HANDLER_CONTEXT;
> > > +
> > > +///
> > > +/// Machine mode context used for saveing hart-local context.
> > > +///
> > > +typedef struct _RISCV_MACHINE_MODE_CONTEXT {
> > > + EFI_PHYSICAL_ADDRESS PeiService; /// PEI service.
> > > + EFI_PHYSICAL_ADDRESS MachineModeTrapHandler; /// Machine
> mode trap handler.
> > > + EFI_PHYSICAL_ADDRESS HypervisorModeTrapHandler; /// Hypervisor
> mode trap handler.
> > > + EFI_PHYSICAL_ADDRESS SupervisorModeTrapHandler; /// Supervisor
> mode trap handler.
> > > + EFI_PHYSICAL_ADDRESS UserModeTrapHandler; /// USer mode
> trap handler.
> > > + TRAP_HANDLER_CONTEXT MModeHandler; /// Handler for
> machine mode.
> > > +} RISCV_MACHINE_MODE_CONTEXT;
> > > +
> > > +#endif
> > > --
> > > 2.31.1
> > >
> > >
> > >
> > >
> > >
> > >
next prev parent reply other threads:[~2022-01-13 5:13 UTC|newest]
Thread overview: 19+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-01-08 4:07 [PATCH 01/79] ProcessorPkg/Include: Add header files of RISC-V processor package Abner Chang
2022-01-10 13:10 ` [edk2-devel] " Leif Lindholm
2022-01-10 15:54 ` Michael D Kinney
2022-01-10 15:58 ` Michael D Kinney
2022-01-13 5:33 ` Abner Chang
2022-01-13 16:37 ` Michael D Kinney
2022-01-14 11:14 ` Abner Chang
2022-01-14 16:21 ` Michael D Kinney
2022-01-21 17:13 ` Abner Chang
2022-01-21 17:37 ` Michael D Kinney
2022-02-04 16:15 ` Abner Chang
2022-02-04 20:22 ` Michael D Kinney
2022-02-05 14:56 ` Abner Chang
2022-03-01 1:25 ` RFC: UefiCpuPkg for all processor archs Abner Chang
2022-03-01 7:07 ` Ni, Ray
2022-03-01 9:56 ` Abner Chang
[not found] ` <16D8393BAE893ED4.3953@groups.io>
2022-03-03 12:40 ` [edk2-devel] " Abner Chang
2022-01-13 5:13 ` Abner Chang [this message]
2022-01-13 5:24 ` [edk2-devel] [PATCH 01/79] ProcessorPkg/Include: Add header files of RISC-V processor package Abner Chang
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-list from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=PH7PR84MB18850D396C80A28217D8B649FF539@PH7PR84MB1885.NAMPRD84.PROD.OUTLOOK.COM \
--to=devel@edk2.groups.io \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox